![](http://datasheet.mmic.net.cn/30000/MC68S11PH8CFN3_datasheet_2370581/MC68S11PH8CFN3_33.png)
MC68HC11PH8
MOTOROLA
2-7
PIN DESCRIPTIONS
2
2.5.1
PLL operation
The voltage controlled oscillator (VCO) generates the PLL output frequency VCOOUT. This signal
is fed back through a frequency divider, which divides the signal frequency by a factor determined
by the contents of the SYNR register, to produce the feedback signal fFB. This signal is input to the
phase detector along with the reference signal, fREF. The phase detector generates a control
signal (PCOMP) which is a function of the phase difference between fFB and fREF. PCOMP is then
integrated, and the resultant dc voltage (visible on XFC) is applied to the VCO, modifying the
output signal VCOOUT to lock it in phase with fREF.
Note:
Because the operation of the PLL depends on repeated adjustments to the voltage
input to the VCO, a time tPLLS is required for the stabilization of the output frequency.
The state of two bits in the PLLCR register, MCS and BCS, determine whether VCOOUT or
EXTALi is used for the system clocks.
A mask option on the MC68HC11PH8 allows the PLL circuit to be optimized for operation in either
of two frequency ranges, as shown in
Table 2-1(this option is not available on the
MC68HC711PH8; on this device the PLL is optimized for operation at 32kHz). Input frequencies
other than those included in
Table 2-1 can be used, but, for operation above the maximum
frequency specied, VDDSYN should be grounded to disable the PLL and enable the high
frequency oscillator circuit; in this state the oscillator is designed for 16MHz operation and XFC
VDDSYN is the power supply pin for the PLL and should be suitably bypassed. Connecting it high
enables the internal low frequency oscillator circuitry designed for the PLL. The external capacitor
on XFC (CXFC) should be located as close to the chip as possible to minimize noise. In general,
a larger capacitor will improve the PLL’s frequency stability, at the expense of increasing the time
required for it to settle (tPLLS) at the desired frequency. A capacitor value of 47nF is usually
adequate for either 32kHz or 614kHz applications. Refer to
Section A.5.2 for PLL control timing
information.
The PLL lter has two bandwidths that can be manually selected under control of the BWC bit in
PLLCR. Whenever the PLL is rst enabled, the wide bandwidth mode should be used, to enable
the PLL frequency to ramp up quickly. After a time tPLLS has elapsed, the lter can be switched to
the narrow bandwidth mode, to make the nal frequency more stable.
Warning: Bit 5 of the PLLCR (AUTO) must be cleared before an attempt is made to use BWC;
manual bandwidth control should always be used.
Table 2-1 PLL mask options
Characteristic
Mask option 1 Mask option 2
Typical input frequency
32 kHz
614 kHz
Maximum input frequency
50 kHz
2 MHz
TPG
31