參數(shù)資料
型號: MC68MH360ZQ25LR2
廠商: Freescale Semiconductor
文件頁數(shù): 134/158頁
文件大?。?/td> 0K
描述: IC MPU QUICC 25MHZ 357-PBGA
標準包裝: 180
系列: M683xx
處理器類型: M683xx 32-位
速度: 25MHz
電壓: 5V
安裝類型: 表面貼裝
封裝/外殼: 357-BBGA
供應商設備封裝: 357-PBGA(25x25)
包裝: 帶卷 (TR)
Chapter 5. Buffer Descriptors
5.3 Placement of Buffer Descriptors
The internal dual-ported RAM is used to store the buffer descriptors for all non-QMC
operation. This solution causes minimum loading of the external bus. When starting any
operation or switching between buffers during operations, several accesses must be made
by the CPM to nd the actual data buffers and to read and write control and status
information. This process is unseen by the user for internal accesses, and any external bus
master or memory refresh control can occur uninterrupted.
5.3.1 MC68MH360 Internal Memory Structure
To support 32 channels on the MC68MH360, the entire 2-Kbyte dual-ported RAM is
needed for channel-specic parameters. Each logical channel occupies 64 bytes; thus 32
channels require 2 Kbytes. No conicts arise for QMC operation since it uses external
memory for the buffer descriptors; however, buffer descriptors for other protocols must be
in internal memory.
If the QMC uses all 32 channels, no space is left in the lower 2-Kbyte area; the only free
areas are in the RAM pages, each 192-bytes large. Depending on the functions, channels
and protocols used, some areas remain free for buffer descriptors. If a function is not
enabled, its parameter RAM area may be used.
If fewer than 32 logical channels are used or if physical channels are concatenated to super
channels, space is freed in the dual-ported RAM. Each logical channel creates a 64-byte
hole in the dual-ported RAM that an SCC can use for buffer descriptors. QMC channels can
use this area rather than external memory for buffer descriptors, reducing the load on the
external bus.
If the external 64-Kbyte area overlaps the internal dual-ported RAM, external and internal
buffer descriptors can be combined for the QMC. This is controlled by the show cycles
setting. If split buses are used with SHEN1/SHEN0 = 00, a memory access is always made
to the dual-ported RAM if the source is an internal master. For more information, refer to
the description of the module conguration register in the MC68360 Quad Integrated
Communications Controller User’s Manual.
Figure 5-5 shows the internal memory map. Figure 5-6 shows the SCC parameter RAM
overlap example. Figure 5-7 through Figure 5-10 give a detailed memory map for each
SCC, showing parameter RAM usage for different functions.
RAM page one is dedicated to SCC1 and for miscellaneous storage.
RAM page two is dedicated for SCC2, RISC timers, and the SPI channel.
RAM page three is dedicated for SCC3, SMC1, and IDMA1 operations.
RAM page four is dedicated for SCC4, SMC2, and IDMA2 operations.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相關PDF資料
PDF描述
MC68MH360ZQ33LR2 IC MPU QUICC 33MHZ 357-PBGA
IDT70V5378S100BG IC SRAM 576KBIT 100MHZ 272BGA
MC7448HX1000LD IC MPU RISC 32BIT 360-FCCBGA
MC68360ZQ25LR2 IC MPU QUICC 25MHZ 357-PBGA
346-012-520-804 CARDEDGE 12POS DUAL .125 GREEN
相關代理商/技術參數(shù)
參數(shù)描述
MC68MH360ZQ25VL 功能描述:微處理器 - MPU QUICC 2SMC 1SPI RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-324
MC68MH360ZQ33L 功能描述:微處理器 - MPU QUICC 2SMC 1SPI RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-324
MC68MH360ZQ33LR2 功能描述:微處理器 - MPU QUICC 2SMC 1SPI RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-324
MC68P11E1CFN2R2 制造商:Rochester Electronics LLC 功能描述:8BIT MCU 512RAM A/D EE - Bulk
MC68P11E1CFNE2R 功能描述:8位微控制器 -MCU 8B MCU 512 BYTES RAM RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT