
Monitor Module (MON)
MC68HC908QL4 MC68HC908QL3 MC68HC908QL2 Data Sheet, Rev. 4
Freescale Semiconductor
195
Figure 16-12. Monitor Mode Circuit (Internal Clock, No High Voltage)
Table 16-1
shows the pin conditions for entering monitor mode. As specified in the table, monitor mode
may be entered after a power-on reset (POR) and will allow communication at 9600 baud provided one
of the following sets of conditions is met:
If $FFFE and $FFFF do not contain $FF (programmed state):
–
The external clock is 9.8304 MHz
–
IRQ = V
TST
If $FFFE and $FFFF contain $FF (erased state):
–
The external clock is 9.8304 MHz
–
IRQ = V
DD
(this can be implemented through the internal IRQ pullup)
If $FFFE and $FFFF contain $FF (erased state):
IRQ = V
SS
(internal oscillator is selected, no external clock required)
The rising edge of the internal RST signal latches the monitor mode. Once monitor mode is latched, the
values on PTA1 and PTA4 pins can be changed.
Once out of reset, the MCU waits for the host to send eight security bytes (see
16.3.2 Security
). After the
security bytes, the MCU sends a break signal (10 consecutive 0s) to the host, indicating that it is ready to
receive a command.
RST (PTA3)
IRQ (PTA2)
PTA0
10 k
*
OSC1 (PTA5)
N.C.
8
7
DB9
2
3
5
16
15
2
6
10
9
V
DD
1
μ
F
MAX232
C1+
C1–
V+
V–
5
4
1
μ
F
C2+
C2–
V
DD
1
μ
F
+
1
2
3
4
5
6
74HC125
74HC125
10 k
N.C.
PTA1
N.C.
PTA4
V
SS
μ
F
V
DD
+
3
1
1
μ
F
+
+
+
1
μ
F
V
DD
* Value not critical
N.C.