參數(shù)資料
型號: MCIMX31CVKN5D
廠商: Freescale Semiconductor
文件頁數(shù): 79/118頁
文件大小: 0K
描述: IC MCU I.MX31 400MHZ 457TMAP
標準包裝: 152
系列: i.MX31
核心處理器: ARM11
芯體尺寸: 32-位
速度: 532MHz
連通性: 1 線,ATA,EBI/EMI,F(xiàn)IR,I²C,MMC/SD,PCMCIA,SIM,SPI,SSI,UART/USART,USB,USB OTG
外圍設備: DMA,LCD,POR,PWM,WDT
程序存儲器類型: ROMless
RAM 容量: 16K x 8
電壓 - 電源 (Vcc/Vdd): 1.22 V ~ 3.3 V
振蕩器型: 外部
工作溫度: -40°C ~ 85°C
封裝/外殼: 457-LFBGA
包裝: 托盤
Electrical Characteristics
MCIMX31/MCIMX31L Technical Data, Rev. 4.3
Freescale Semiconductor
63
4.3.15.4
Synchronous Interface to Dual-Port Smart Displays
Functionality and electrical characteristics of the synchronous interface to dual-port smart displays are
identical to parameters of the synchronous interface. See Section 4.3.15.2.2, “Interface to Active Matrix
4.3.15.4.1
Interface to a TV Encoder, Functional Description
The interface has an 8-bit data bus, transferring a single 8-bit value (Y/U/V) in each cycle. The bits
D7–D0 of the value are mapped to bits LD17–LD10 of the data bus, respectively. Figure 50 depicts the
interface timing,
The frequency of the clock DISPB_D3_CLK is 27 MHz (within 10%).
The DISPB_D3_HSYNC, DISPB_D3_VSYNC and DISPB_D3_DRDY signals are active low.
The transition to the next row is marked by the negative edge of the DISPB_D3_HSYNC signal.
It remains low for a single clock cycle.
The transition to the next field/frame is marked by the negative edge of the DISPB_D3_VSYNC
signal. It remains low for at least one clock cycle.
— At a transition to an odd field (of the next frame), the negative edges of DISPB_D3_VSYNC
and DISPB_D3_HSYNC coincide.
— At a transition to an even field (of the same frame), they do not coincide.
The active intervals—during which data is transferred—are marked by the DISPB_D3_HSYNC
signal being high.
Table 48. Sharp Synchronous Display Interface Timing Parameters—Pixel Level
ID
Parameter
Symbol
Value
Units
IP21
SPL rise time
Tsplr
(BGXP – 1) * Tdpcp
ns
IP22
CLS rise time
Tclsr
CLS_RISE_DELAY * Tdpcp
ns
IP23
CLS fall time
Tclsf
CLS_FALL_DELAY * Tdpcp
ns
IP24
CLS rise and PS fall time
Tpsf
PS_FALL_DELAY * Tdpcp
ns
IP25
PS rise time
Tpsr
PS_RISE_DELAY * Tdpcp
ns
IP26
REV toggle time
Trev
REV_TOGGLE_DELAY * Tdpcp
ns
相關PDF資料
PDF描述
MPC5554MZP132R2 IC MCU 2M FLASH 132MHZ 416-PBGA
VI-2T4-CV-S CONVERTER MOD DC/DC 48V 150W
MC912DG128AVPVE IC MCU 128K FLASH 8MHZ 112-LQFP
MPC5554MVR132R2 IC MCU 2M FLASH 132MHZ 416-PBGA
MC912DT128ACPVE IC MCU 128K FLASH 8MHZ 112-LQFP
相關代理商/技術參數(shù)
參數(shù)描述
MCIMX31CVKN5DR2 功能描述:處理器 - 專門應用 2.0.1 CONSUMER FULL RoHS:否 制造商:Freescale Semiconductor 類型:Multimedia Applications 核心:ARM Cortex A9 處理器系列:i.MX6 數(shù)據總線寬度:32 bit 最大時鐘頻率:1 GHz 指令/數(shù)據緩存: 數(shù)據 RAM 大小:128 KB 數(shù)據 ROM 大小: 工作電源電壓: 最大工作溫度:+ 95 C 安裝風格:SMD/SMT 封裝 / 箱體:MAPBGA-432
MCIMX31CVMN4C 功能描述:處理器 - 專門應用 TORTOLA MX31 AUTO FULL RoHS:否 制造商:Freescale Semiconductor 類型:Multimedia Applications 核心:ARM Cortex A9 處理器系列:i.MX6 數(shù)據總線寬度:32 bit 最大時鐘頻率:1 GHz 指令/數(shù)據緩存: 數(shù)據 RAM 大小:128 KB 數(shù)據 ROM 大小: 工作電源電壓: 最大工作溫度:+ 95 C 安裝風格:SMD/SMT 封裝 / 箱體:MAPBGA-432
MCIMX31CVMN4CR2 功能描述:處理器 - 專門應用 TORTOLA MX31 AUTO FULL RoHS:否 制造商:Freescale Semiconductor 類型:Multimedia Applications 核心:ARM Cortex A9 處理器系列:i.MX6 數(shù)據總線寬度:32 bit 最大時鐘頻率:1 GHz 指令/數(shù)據緩存: 數(shù)據 RAM 大小:128 KB 數(shù)據 ROM 大小: 工作電源電壓: 最大工作溫度:+ 95 C 安裝風格:SMD/SMT 封裝 / 箱體:MAPBGA-432
MCIMX31CVMN4D 功能描述:處理器 - 專門應用 2.0.1 AUTO FULL RoHS:否 制造商:Freescale Semiconductor 類型:Multimedia Applications 核心:ARM Cortex A9 處理器系列:i.MX6 數(shù)據總線寬度:32 bit 最大時鐘頻率:1 GHz 指令/數(shù)據緩存: 數(shù)據 RAM 大小:128 KB 數(shù)據 ROM 大小: 工作電源電壓: 最大工作溫度:+ 95 C 安裝風格:SMD/SMT 封裝 / 箱體:MAPBGA-432
MCIMX31CVMN4DR2 功能描述:處理器 - 專門應用 2.0.1 AUTO FULL RoHS:否 制造商:Freescale Semiconductor 類型:Multimedia Applications 核心:ARM Cortex A9 處理器系列:i.MX6 數(shù)據總線寬度:32 bit 最大時鐘頻率:1 GHz 指令/數(shù)據緩存: 數(shù)據 RAM 大小:128 KB 數(shù)據 ROM 大小: 工作電源電壓: 最大工作溫度:+ 95 C 安裝風格:SMD/SMT 封裝 / 箱體:MAPBGA-432