<dfn id="pkwze"><form id="pkwze"></form></dfn>
      <dfn id="pkwze"><tfoot id="pkwze"><tbody id="pkwze"></tbody></tfoot></dfn>
      <noscript id="pkwze"><form id="pkwze"><u id="pkwze"></u></form></noscript>
    1. <dfn id="pkwze"></dfn>

      參數(shù)資料
      型號(hào): MPC8533EVTARJ
      廠商: FREESCALE SEMICONDUCTOR INC
      元件分類: 微控制器/微處理器
      英文描述: 32-BIT, 1067 MHz, MICROPROCESSOR, PBGA783
      封裝: 29 X 29 MM, 1 MM PITCH, LEAD FREE, PLASTIC, FC-PBGA-783
      文件頁數(shù): 76/116頁
      文件大小: 1273K
      代理商: MPC8533EVTARJ
      MPC8533E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 3
      62
      Freescale Semiconductor
      High-Speed Serial Interfaces (HSSI)
      To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic)
      transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and TD, has a swing
      that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD
      or TD) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since
      the differential signaling environment is fully symmetrical, the transmitter output’s differential swing
      (VOD) has the same amplitude as each signal’s single-ended swing. The differential output signal ranges
      between 500 mV and –500 mV, in other words, VOD is 500 mV in one phase and –500 mV in the other
      phase. The peak differential voltage (VDIFFp) is 500 mV. The peak-to-peak differential voltage (VDIFFp-p)
      is 1000 mV p-p.
      16.2
      SerDes Reference Clocks
      The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by
      the corresponding SerDes lanes. The SerDes reference clocks inputs are SD1_REF_CLK and
      SD1_REF_CLK for PCI Express1 PCI Express2. SD2_REF_CLK and SD2_REF_CLK for the PCI
      Express3. The following sections describe the SerDes reference clock requirements and some application
      information.
      16.2.1
      SerDes Reference Clock Receiver Characteristics
      Figure 41 shows a receiver reference diagram of the SerDes reference clocks.
      The supply voltage requirements for XVDD_SRDS2 are specified in Table 1 and Table 2.
      SerDes reference clock receiver reference circuit structure
      —The SDn_REF_CLK and SDn_REF_CLK are internally AC-coupled differential inputs as
      shown in Figure 41. Each differential clock input (SDn_REF_CLK or SDn_REF_CLK) has a
      50-
      Ω termination to SGND_SRDSn (xcorevss) followed by on-chip AC-coupling.
      — The external reference clock driver must be able to drive this termination.
      — The SerDes reference clock input can be either differential or single-ended. Refer to the
      differential mode and single-ended mode description below for further detailed requirements.
      The maximum average current requirement that also determines the common mode voltage range:
      — When the SerDes reference clock differential inputs are DC coupled externally with the clock
      driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the
      exact common mode input voltage is not critical as long as it is within the range allowed by the
      maximum average current of 8 mA (refer to the following bullet for more detail), since the
      input is AC-coupled on-chip.
      — This current limitation sets the maximum common mode input voltage to be less than 0.4 V
      (0.4 V/50 = 8 mA) while the minimum common mode input level is 0.1 V above
      SGND_SRDSn (xcorevss). For example, a clock with a 50/50 duty cycle can be produced by
      a clock driver with output driven by its current source from 0mA to 16mA (0–0.8 V), such that
      each phase of the differential input has a single-ended swing from 0 V to 800 mV with the
      common mode voltage at 400 mV.
      相關(guān)PDF資料
      PDF描述
      MPC8560PXAPFB 32-BIT, 833 MHz, RISC PROCESSOR, PBGA783
      MPC8560PXAPDB 32-BIT, 833 MHz, RISC PROCESSOR, PBGA783
      MPC8560PXALDB 32-BIT, 667 MHz, RISC PROCESSOR, PBGA783
      MPC8560CPXALFB 32-BIT, 667 MHz, RISC PROCESSOR, PBGA783
      MPC866PCZP100 32-BIT, 100 MHz, RISC PROCESSOR, PBGA256
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      MPC8533EVTARJA 功能描述:微處理器 - MPU PQ38K 8533E RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
      MPC8533VTALF 功能描述:微處理器 - MPU PQ38K 8533 RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
      MPC8533VTALFA 功能描述:微處理器 - MPU PQ38K 8533 RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
      MPC8533VTANG 功能描述:微處理器 - MPU PQ38K 8533 RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
      MPC8533VTANGA 功能描述:微處理器 - MPU PQ38K 8533 RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324