參數(shù)資料
型號: MT9KDF12872PZ-1G6XX
元件分類: DRAM
英文描述: 128M X 72 DDR DRAM MODULE, DMA240
封裝: HALOGEN FREE, MO-269, RDIMM-240
文件頁數(shù): 25/25頁
文件大小: 401K
代理商: MT9KDF12872PZ-1G6XX
General Description
DDR3 SDRAM modules are high-speed, CMOS dynamic random access memory mod-
ules that use internally configured 8-bank DDR3 SDRAM devices. DDR3 SDRAM mod-
ules use DDR architecture to achieve high-speed operation. DDR3 architecture is
essentially an 8n-prefetch architecture with an interface designed to transfer two data
words per clock cycle at the I/O pins. A single read or write access for the DDR3 SDRAM
module effectively consists of a single 8n-bit-wide, one-clock-cycle data transfer at the
internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data trans-
fers at the I/O pins.
DDR3 modules use two sets of differential signals: DQS, DQS# to capture data and CK
and CK# to capture commands, addresses, and control signals. Differential clocks and
data strobes ensure exceptional noise immunity for these signals and provide precise
crossing points to capture input signals.
Fly-By Topology
DDR3 modules use faster clock speeds than earlier DDR technologies, making signal
quality more important than ever. For improved signal quality, the clock, control, com-
mand, and address buses have been routed in a fly-by topology, where each clock,
control, command, and address pin on each DRAM is connected to a single trace and
terminated (rather than a tree structure, where the termination is off the module near
the connector). Inherent to fly-by topology, the timing skew between the clock and DQS
signals can be easily accounted for by using the write-leveling feature of DDR3.
Registering Clock Driver Operation
Registered DDR3 SDRAM modules use a registering clock driver device consisting of a
register and a phase-lock loop (PLL). The device complies with the JEDEC standard
“Definition of the SSTE32882 Registering Clock Driver with Parity and Quad Chip Se-
lects for DDR3 RDIMM Applications.”
The register section of the registering clock driver latches command and address input
signals on the rising clock edge. The PLL section of the registering clock driver receives
and redrives the differential clock signals (CK, CK#) to the DDR3 SDRAM devices. The
register(s) and PLL reduce clock, control, command, and address signals loading by iso-
lating DRAM from the system controller.
Parity Operations
The registering clock driver includes an even parity function for checking parity. The
memory controller accepts a parity bit at the Par_In input and compares it with the data
received on A[15:0], BA[2:0], RAS#, CAS#, and WE#. Valid parity is defined as an even
number of ones (1s) across the address and command inputs (A[15:0], BA[2:0], RAS#,
CAS#, and WE#) combined with Par_In. Parity errors are flagged on Err_Out#.
Address and command parity is checked during all DRAM operations and during con-
trol word WRITE operations to the registering clock driver. For SDRAM operations, the
address is still propagated to the SDRAM even when there is a parity error. When writ-
ing to the internal control words of the registering clock driver, the write will be ignored
if parity is not valid. For this reason, systems must connect the Par_In pins on the
DIMM and provide correct parity when writing to the registering clock driver control
word configuration registers.
1GB, 2GB (x72 SR) 240-Pin Halogen-Free 1.35V DDR3 RDIMM
General Description
PDF: 09005aef83c0f177
kdf9c128_256x72pz.pdf – Rev. A 08/09
9
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2009 Micron Technology, Inc. All rights reserved.
相關PDF資料
PDF描述
MTE-28-T INTERCONNECTION DEVICE
MTE-11-T INTERCONNECTION DEVICE
MTE-35-G INTERCONNECTION DEVICE
MTE-08-T INTERCONNECTION DEVICE
MTE-30-T INTERCONNECTION DEVICE
相關代理商/技術參數(shù)
參數(shù)描述
MT9KDF25672AZ-1G4K1 制造商:Micron Technology Inc 功能描述:2GB 256MX72 DDR3 SDRAM MODULE COMMERCIAL PBF VLPDIMM GREEN 1 - Bulk 制造商:Micron Technology Inc 功能描述:MODULE DDR3 2GB EUDIMM
MT9KDF25672PZ-1G1D1 制造商:Micron Technology Inc 功能描述:2GB 256MX72 DDR3 SDRAM MODULE PBF VLPDIMM GREEN 1.35V REG - Trays
MT9KDF25672PZ-1G4D1 功能描述:MODULE DDR3 SDRAM 2GB 240RDIMM RoHS:是 類別:存儲卡,模塊 >> 存儲器 - 模塊 系列:- 標準包裝:100 系列:- 存儲器類型:SDRAM 存儲容量:1GB 速度:133MHz 特點:- 封裝/外殼:168-DIMM
MT9KDF25672PZ-1G4DZES 制造商:Micron Technology Inc 功能描述:MT9KDF25672PZ-1G4DZES - Trays
MT9KDF25672PZ-1G4H1 制造商:Micron Technology Inc 功能描述:2GB 256MX72 DDR3 SDRAM MODULE PBF DIMM GREEN 1.35V REGISTERE - Trays