參數(shù)資料
型號(hào): P80C32X2FN,112
廠商: NXP Semiconductors
文件頁數(shù): 33/62頁
文件大?。?/td> 0K
描述: IC 80C51 MCU 256 ROMLESS 40DIP
產(chǎn)品培訓(xùn)模塊: Migrating from 8/16-Bit MCUs to 32-Bit ARMs
標(biāo)準(zhǔn)包裝: 9
系列: 80C
核心處理器: 8051
芯體尺寸: 8-位
速度: 33MHz
連通性: EBI/EMI,UART/USART
外圍設(shè)備: POR
輸入/輸出數(shù): 32
程序存儲(chǔ)器類型: ROMless
RAM 容量: 256 x 8
電壓 - 電源 (Vcc/Vdd): 2.7 V ~ 5.5 V
振蕩器型: 內(nèi)部
工作溫度: -40°C ~ 85°C
封裝/外殼: 40-DIP(0.600",15.24mm)
包裝: 管件
其它名稱: 568-7900-5
568-7900-5-ND
568-8351-5
935269611112
P80C32X2FN
P80C32X2FN,112-ND
P80C32X2FN-ND
Philips Semiconductors
Product data
P80C3xX2; P80C5xX2;
P87C5xX2
80C51 8-bit microcontroller family
4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V),
low power, high speed (30/33 MHz)
2003 Jan 24
39
DC ELECTRICAL CHARACTERISTICS
Tamb = 0 °C to +70 °C or –40 °C to +85 °C; VCC = 5 V ±10%; VSS = 0 V (30/33 MHz max. CPU clock)
SYMBOL
PARAMETER
TEST
CONDITIONS
LIMITS
UNIT
MIN
TYP1
MAX
VIL
Input low voltage11
4.5 V < VCC < 5.5 V
–0.5
0.2 VCC–0.1
V
VIH
Input high voltage (ports 0, 1, 2, 3, EA)
0.2 VCC+0.9
VCC+0.5
V
VIH1
Input high voltage, XTAL1, RST11
0.7 VCC
VCC+0.5
V
VOL
Output low voltage, ports 1, 2, 3 8
VCC = 4.5 V; IOL = 1.6 mA2
0.4
V
VOL1
Output low voltage, port 0, ALE, PSEN 7, 8
VCC = 4.5 V; IOL = 3.2 mA2
0.4
V
VOH
Output high voltage, ports 1, 2, 3 3
VCC = 4.5 V; IOH = –30 mA
VCC – 0.7
V
VOH1
Output high voltage (port 0 in external bus
mode), ALE9, PSEN3
VCC = 4.5 V; IOH = –3.2 mA VCC – 0.7
V
IIL
Logical 0 input current, ports 1, 2, 3
VIN = 0.4 V
–1
–50
mA
ITL
Logical 1-to-0 transition current, ports 1, 2, 36
VIN = 2.0 V; See note 4
–650
mA
ILI
Input leakage current, port 0
0.45 < VIN < VCC – 0.3
±10
mA
ICC
Power supply current (see Figure 34):
Active mode (see Note 5)
Idle mode (see Note 5)
Power-down mode or clock stopped
(see Figure 39 for conditions)
Tamb = 0 °C to 70 °C
2
30
mA
Tamb = –40 °C to +85 °C
3
50
mA
VRAM
RAM keep-alive voltage
1.2
V
RRST
Internal reset pull-down resistor
40
225
k
CIO
Pin capacitance10 (except EA)
15
pF
NOTES:
1. Typical ratings are not guaranteed. The values listed are at room temperature, 5 V.
2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the VOLs of ALE and ports 1 and 3. The noise is due
to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the
worst cases (capacitive loading > 100 pF), the noise pulse on the ALE pin may exceed 0.8 V. In such cases, it may be desirable to qualify
ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no
single output sinks more than 5 mA and no more than two outputs exceed the test conditions.
3. Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the VCC–0.7 specification when the
address bits are stabilizing.
4. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its
maximum value when VIN is approximately 2 V.
5. See Figures 36 through 39 for ICC test conditions and Figure 34 for ICC vs. Frequency.
12-clock mode characteristics:
Active mode (operating):
ICC(MAX) = 1.0 mA + 0.9 mA × FREQ.[MHz]
Active mode (reset):
ICC(MAX) = 7.0 mA + 0.5 mA x FREQ.[MHz]
Idle mode:
ICC(MAX) = 1.0 mA + 0.18 mA × FREQ.[MHz]
6. This value applies to Tamb = 0°C to +70°C. For Tamb = –40°C to +85°C, ITL = –750 Α.
7. Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all other outputs = 80 pF.
8. Under steady state (non-transient) conditions, IOL must be externally limited as follows:
Maximum IOL per port pin:
15 mA (*NOTE: This is 85
°C specification.)
Maximum IOL per 8-bit port:
26 mA
Maximum total IOL for all outputs:
71 mA
If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed
test conditions.
9. ALE is tested to VOH1, except when ALE is off then VOH is the voltage specification.
10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25 pF. Pin capacitance of ceramic package is less than 15 pF
(except EA is 25 pF).
11. To improve noise rejection a nominal 100 ns glitch rejection circuitry has been added to the RST pin, and a nominal 15 ns glitch rejection
circuitry has been added to the INT0 and INT1 pins. Previous devices provided only an inherent 5 ns of glitch rejection.
相關(guān)PDF資料
PDF描述
EFM32TG822F32 IC MCU 32BIT 32KB FLASH 48LQFP
LPC1313FHN33,551 IC MCU 32BIT 32KB FLASH 33HVQFN
P80C32SBAA,512 IC 80C51 MCU 8BIT ROMLESS 44PLCC
P80C32UBAA,512 IC 80C51 MCU 8BIT ROMLESS 44PLCC
1-5353583-1 CONN RCPT 4X1 USB RT ANG SMD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
P80C34EBA 制造商:未知廠家 制造商全稱:未知廠家 功能描述:8-Bit Microcontroller
P80C34EBB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:8-Bit Microcontroller
P80C34EBBD 制造商:未知廠家 制造商全稱:未知廠家 功能描述:8-Bit Microcontroller
P80C34EBP 制造商:未知廠家 制造商全稱:未知廠家 功能描述:8-Bit Microcontroller
P80C34EFA 制造商:未知廠家 制造商全稱:未知廠家 功能描述:8-Bit Microcontroller