![](http://datasheet.mmic.net.cn/260000/PSD413A1F_datasheet_15952827/PSD413A1F_23.png)
PSD413F Family
6-23
ADVANCE INFORMATION
Signal Name
From
PA0 – PA7
Port A inputs or Macrocell PA feedback
PB0 – PB7
Port B inputs or Macrocell PB feedback
PE0 – PE7
Port E inputs or Macrocell PE feedback
PC0 – PC7
Port C inputs
PD0 – PD7
Port D inputs
PGR0 – PGR3
Page Mode Register
A8 – A15, A0, A1
MCU Address Lines
RD/E/DS
MCU bus signal
WR/R_W
MCU bus signal
CLKIN
Input Clock
RESET
Reset input
CSI
CSI input (ORed with power down from PMU)
Table 5. ZPLD Input Signals
The DPLD
The DPLD is used for internal address decoding generating the following eight chip select
signals:
J
ES0 – ES3
Flash memory selects, block 0 to block 3
J
RS0
SRAM block select
J
CSIOP
I/O Decoder chip select
J
CS Boot
Boot EPROM select
The I/O Decoder enabled by the CSIOP generates chip selects for on-chip registers or I/O
ports based on address inputs A[7:0].
As shown in Figure 11, the DPLD consists of a large programmable AND ARRAY. There are
a total of 59 inputs and 7 outputs. Each output consists of a single product term. Although
the user can generate select signals from any of the inputs, the select signals are typically a
function of the address and Page Register inputs. The select signals are defined by the user
in the ABEL file (PSDabel).
The address line inputs to the DPLD include A0, A1 and A8 – A15. If more address lines
are needed, the user can bring in the lines through Port A to the DPLD.
PSD413A2F
ZPLD Block
(Cont.)