參數(shù)資料
型號: S524AD0XF1
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 128K/256K-bit Serial EEPROM for Low Power
中文描述: 128K/256K-bit串行EEPROM的低功耗
文件頁數(shù): 6/16頁
文件大?。?/td> 123K
代理商: S524AD0XF1
S524AD0XD1/D0XF1 SERIAL EEPROM
DATA SHEET
8-6
I
2
C-BUS PROTOCOLS
Here are several rules for I
2
C-bus transfers:
— A new data transfer can be initiated only when the bus is currently not busy.
— MSB is always transferred first in transmitting data.
— During a data transfer, the data line (SDA) must remain stable whenever the clock line (SCL) is High.
The I
2
C-bus interface supports the following communication protocols:
Bus not busy: The SDA and the SCL lines remain in High level when the bus is not active.
Start condition: A start condition is initiated by a High-to-Low transition of the SDA line while SCL remains in
High level. All bus commands must be preceded by a start condition.
Stop condition: A stop condition is initiated by a Low-to-High transition of the SDA line while SCL remains in
High level. All bus operations must be completed by a stop condition (see Figure 8-7).
SCL
SDA
Start
Condition
Data or
ACK Valid
Data
Change
~
~
Stop
Condition
Figure 8-7. Data Transmission Sequence
Data valid: Following a start condition, the data becomes valid if the data line remains stable for the duration
of the High period of SCL. New data must be put onto the bus while SCL is Low. Bus timing is one clock
pulse per data bit. The number of data bytes to be transferred is determined by the master device. The total
number of bytes that can be transferred in one operation is theoretically unlimited.
ACK (Acknowledge): An ACK signal indicates that a data transfer is completed successfully. The transmitter
(the master or the slave) releases the bus after transmitting eight bits. During the 9th clock, which the master
generates, the receiver pulls the SDA line low to acknowledge that it has successfully received the eight bits
of data (see Figure 8-8). But the slave does not send an ACK if an internal write cycle is still in progress.
In data read operations, the slave releases the SDA line after transmitting 8 bits of data and then monitors
the line for an ACK signal during the 9th clock period. If an ACK is detected but no stop condition, the slave
will continue to transmit data. If an ACK is not detected, the slave terminates data transmission and waits for
a stop condition to be issued by the master before returning to its stand-by mode.
相關(guān)PDF資料
PDF描述
S524LB0X91 32K/64K-bit Serial EEPROM
S524LB0XB1 32K/64K-bit Serial EEPROM
S530-A3 0.39inch Single Digit Displays
S530-A4 3.0mm Round Type LED Lamps
S530-A5 T-1 3/4(5mm) High Intensity LEDs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S524C20D10 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1K/2K/4K/8K-bit Serial EEPROM with software write protect
S524C20D11 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1K/2K/4K/8K-bit Serial EEPROM
S524C20D20 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1K/2K/4K/8K-bit Serial EEPROM with software write protect
S524C20D21 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1K/2K/4K/8K-bit Serial EEPROM
S524C80D40 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1K/2K/4K/8K-bit Serial EEPROM with software write protect