SCF5250 Data Sheet: Technical Data, Rev. 1.3 12 Freescale" />
參數(shù)資料
型號(hào): SCF5250LAG100
廠商: Freescale Semiconductor
文件頁數(shù): 4/56頁
文件大小: 0K
描述: IC MPU COLDFIRE 100MHZ 144-LQFP
標(biāo)準(zhǔn)包裝: 60
系列: SCF52xx
核心處理器: Coldfire V2
芯體尺寸: 32-位
速度: 100MHz
連通性: EBI/EMI,I²C,IDE,MMC,SPI,UART/USART
外圍設(shè)備: DMA,I²S,POR,串行音頻,WDT
輸入/輸出數(shù): 57
程序存儲(chǔ)器類型: ROMless
RAM 容量: 128K x 8
電壓 - 電源 (Vcc/Vdd): 1.08 V ~ 1.32 V
數(shù)據(jù)轉(zhuǎn)換器: A/D 6x12b
振蕩器型: 內(nèi)部
工作溫度: -20°C ~ 70°C
封裝/外殼: 144-LQFP
包裝: 托盤
SCF5250 Data Sheet: Technical Data, Rev. 1.3
12
Freescale Semiconductor
3.1
GPIO
Many pins have an optional GPIO function.
General purpose input is always active, regardless of state of pin.
General purpose output or primary output is determined by the appropriate setting of the Pin
Multiplex Control Registers, GPIO-FUNCTION, GPIO1-FUNCTION and PIN-CONFIG.
At Power-on reset, all pins are set to their primary function.
3.2
SCF5250 Bus Signals
These signals provide the external bus interface to the SCF5250 processor.
3.2.1
Address Bus
The address bus provides the address of the byte or most significant byte of the word or longword
being transferred. The address lines also serve as the DRAM address pins, providing multiplexed
row and column address signals.
Bits 23 down to 1 and 24 of the address are available. A24 is intended to be used with 256 Mbit
DRAM’s. Signals are named:
— A[23:1]
— A20/24
Processor Status
PST0/GPIO50
PST1/GPIO49
PST2/INTMON2/GPIO48
PST3/INTMON1/GPIO47
Indicates internal processor status.
In/Out
Hi-Z
Processor Clock
PSTCLK/GPIO51
processor clock output
Out
Test Clock
TCK
Clock signal for IEEE 1149.1A JTAG.
In
Test Reset/Development
Serial Clock
TRST/DSCLK
Multiplexed signal that is asynchronous
reset for JTAG controller. Clock input for
debug module.
In
Test Mode Select/ Break
Point
TMS/BKPT
Multiplexed signal that is test mode select
in JTAG mode and a hardware
break-point in debug mode.
In
Test Data Input /
Development Serial Input
TDI/DSI
Multiplexed serial input for the JTAG or
background debug module.
In
Test Data
Output/Development
Serial Output
TDO/DSO
Multiplexed serial output for the JTAG or
background debug module.
Out
Table 2. SCF5250 Signal Index (continued)
Signal Name
Mnemonic
Function
Input/
Output
Reset
State
相關(guān)PDF資料
PDF描述
SDC1740-411B IC CONV SYNCHRO-DGTL 12B 32-DIP
SDM-USB-QS-S_ MODULE USB LOW SPEED
SI2457-D-GT IC ISOMODEM GLOBAL DAA 24TSSOP
SI3016-BS IC LINE-SIDE DAA 16SOIC
SI3452D-B01-GM IC POE CONTROLLER MIDSPAN 40QFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SCF5250LPV100 制造商:Rochester Electronics LLC 功能描述:- Bulk
SCF5250PV120 制造商:Rochester Electronics LLC 功能描述:AMADEUS PLUS - Bulk
SCF5250VM120 功能描述:MCU 32BIT 120MHZ AUD 196-MAPBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - 微控制器, 系列:SCF52xx 標(biāo)準(zhǔn)包裝:1 系列:87C 核心處理器:MCS 51 芯體尺寸:8-位 速度:16MHz 連通性:SIO 外圍設(shè)備:- 輸入/輸出數(shù):32 程序存儲(chǔ)器容量:8KB(8K x 8) 程序存儲(chǔ)器類型:OTP EEPROM 大小:- RAM 容量:256 x 8 電壓 - 電源 (Vcc/Vdd):4 V ~ 6 V 數(shù)據(jù)轉(zhuǎn)換器:- 振蕩器型:外部 工作溫度:0°C ~ 70°C 封裝/外殼:44-DIP 包裝:管件 其它名稱:864285
SCF5251VM 制造商:Freescale Semiconductor 功能描述:
SCF54417M0CMJ250 制造商:Freescale Semiconductor 功能描述:COLDFIREV4M CORE - Bulk