參數(shù)資料
型號: V54C3256164VBF7
廠商: PROMOS TECHNOLOGIES INC
元件分類: DRAM
英文描述: 16M X 16 SYNCHRONOUS DRAM, 5.4 ns, PBGA60
封裝: LEAD FREE, MO-210, FBGA-60
文件頁數(shù): 10/50頁
文件大?。?/td> 728K
代理商: V54C3256164VBF7
18
V54C3256(16/80/40)4VB Rev. 1.0 December 2003
ProMOS TECHNOLOGIES
V54C3256(16/80/40)4VB
Notes for AC Parameters:
1.
For proper power-up see the operation section of this data sheet.
2.
AC timing tests have VIL = 0.8V and VIH = 2.0V with the timing referenced to the 1.4 V crossover point. The transition
time is measured between VIH and VIL. All AC measurements assume tT = 1ns with the AC output load circuit shown
in Figure 1.
4.
If clock rising time is longer than 1 ns, a time (tT/2 – 0.5) ns has to be added to this parameter.
5.
If tT is longer than 1 ns, a time (tT – 1) ns has to be added to this parameter.
6.
These parameter account for the number of clock cycle and depend on the operating frequency of the clock, as
follows:
the number of clock cycle = specified value of timing period (counted in fractions as a whole number)
Self Refresh Exit is a synchronous operation and begins on the 2nd positive clock edge after CKE returns high.
Self Refresh Exit is not complete until a time period equal to tRC is satisfied once the Self Refresh Exit command
is registered.
7.
Referenced to the time which the output achieves the open circuit condition, not to output voltage levels
Read Cycle
21
tOH
Data Out Hold Time
3
3
3
–3–ns
2
22
tLZ
Data Out to Low Impedance Time
1
1
1
–0–ns
23
tHZ
Data Out to High Impedance Time
3
6
3
7
3
738ns
7
24
tDQZ
DQM Data Out Disable Latency
2
2
2
2
CLK
Write Cycle
25
tWR
Write Recovery Time
2–
2
CLK
26
tDQW
DQM Write Mask Latency
0
0
0
0
CLK
#
Symbol
Parameter
Limit Values
Unit
Note
-6
-7PC
-7
-8PC
Min. Max. Min. Max. Min. Max. Min. Max.
1.4V
tCS
tCH
tAC
tLZ
tOH
tHZ
CLK
COMMAND
OUTPUT
50 pF
I/O
Z=50 Ohm
+ 1.4 V
50 Ohm
VIH
VIL
tT
Figure 1.
tCK
AC Characteristics (Cont’d)
相關(guān)PDF資料
PDF描述
V54C3256164VBJ7PC 16M X 16 SYNCHRONOUS DRAM, 5.4 ns, PBGA60
VT-800-DFR-406C-20M0000000 TCVCXO, CLIPPED SINE OUTPUT, 20 MHz
VT-800-FFR-106A-16M3960000 TCVCXO, CLIPPED SINE OUTPUT, 16.396 MHz
VT-800-FFR-106A-26M0000000 TCVCXO, CLIPPED SINE OUTPUT, 26 MHz
VT-800-FFR-106C-20M0000000 TCVCXO, CLIPPED SINE OUTPUT, 20 MHz
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
V54C3256164VBS 制造商:MOSEL 制造商全稱:MOSEL 功能描述:256Mbit SDRAM 3.3 VOLT, TSOP II / SOC BGA / WBGA PACKAGE 16M X 16, 32M X 8, 64M X 4
V54C3256164VBT 制造商:MOSEL 制造商全稱:MOSEL 功能描述:256Mbit SDRAM 3.3 VOLT, TSOP II / SOC BGA / WBGA PACKAGE 16M X 16, 32M X 8, 64M X 4
V54C3256164VBUC 制造商:MOSEL 制造商全稱:MOSEL 功能描述:LOW POWER 256Mbit SDRAM 3.3 VOLT, 54-BALL SOC BGA 54-PIN TSOPII 16M X 16
V54C3256164VBUT 制造商:MOSEL 制造商全稱:MOSEL 功能描述:LOW POWER 256Mbit SDRAM 3.3 VOLT, 54-BALL SOC BGA 54-PIN TSOPII 16M X 16
V54C3256164VS 制造商:MOSEL 制造商全稱:MOSEL 功能描述:256Mbit SDRAM 3.3 VOLT, TSOP II / SOC BGA / WBGA PACKAGE 16M X 16, 32M X 8, 64M X 4