參數(shù)資料
型號(hào): XC2S200-6FG456C
廠商: Xilinx Inc
文件頁數(shù): 39/99頁
文件大?。?/td> 0K
描述: IC FPGA 2.5V C-TEMP 456-FBGA
標(biāo)準(zhǔn)包裝: 60
系列: Spartan®-II
LAB/CLB數(shù): 1176
邏輯元件/單元數(shù): 5292
RAM 位總計(jì): 57344
輸入/輸出數(shù): 284
門數(shù): 200000
電源電壓: 2.375 V ~ 2.625 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 456-BBGA
供應(yīng)商設(shè)備封裝: 456-FBGA
Spartan-II FPGA Family: Functional Description
DS001-2 (v2.8) June 13, 2008
Module 2 of 4
Product Specification
44
R
GTL
A sample circuit illustrating a valid termination technique for
GTL is shown in Figure 42. Table 20 lists DC voltage
specifications for the GTL standard. See "DC
Specifications" in Module 3 for the actual FPGA
characteristics.
GTL+
A sample circuit illustrating a valid termination technique for
GTL+ appears in Figure 43. DC voltage specifications
appear in Table 21 for the GTL+ standard. See "DC
Specifications" in Module 3 for the actual FPGA
characteristics.
HSTL Class I
A sample circuit illustrating a valid termination technique for
HSTL_I appears in Figure 44. DC voltage specifications
appear in Table 22 for the HSTL_1 standard. See "DC
Specifications" in Module 3 for the actual FPGA
characteristics.
Figure 42: Terminated GTL
Table 20: GTL Voltage Specifications
Parameter
Min
Typ
Max
VCCO
-N/A
-
VREF = N × VTT(1)
0.74
0.8
0.86
VTT
1.14
1.2
1.26
VIH ≥ VREF + 0.05
0.79
0.85
-
VIL ≤ VREF – 0.05
-
0.75
0.81
VOH
--
-
VOL
-0.2
0.4
IOH at VOH (mA)
--
-
IOL at VOL (mA) at 0.4V
32
-
IOL at VOL (mA) at 0.2V
-
40
Notes:
1.
N must be greater than or equal to 0.653 and less than or
equal to 0.68.
Figure 43: Terminated GTL+
VREF = 0.8V
VCCO = NA
50
Ω
Z = 50
GTL
DS001_43_061200
VTT = 1.2V
50
Ω
VTT = 1.2V
VREF = 1.0V
VCCO = NA
50
Ω
Z = 50
GTL+
DS001_43_061200
VTT = 1.5V
50
Ω
VTT = 1.5V
Table 21: GTL+ Voltage Specifications
Parameter
Min
Typ
Max
VCCO
--
-
VREF = N × VTT(1)
0.88
1.0
1.12
VTT
1.35
1.5
1.65
VIH ≥ VREF + 0.1
0.98
1.1
-
VIL ≤ VREF – 0.1
-
0.9
1.02
VOH
--
-
VOL
0.3
0.45
0.6
IOH at VOH (mA)
-
IOL at VOL (mA) at 0.6V
36
-
IOL at VOL (mA) at 0.3V
-
48
Notes:
1.
N must be greater than or equal to 0.653 and less than or
equal to 0.68.
Figure 44: Terminated HSTL Class I
Table 22: HSTL Class I Voltage Specification
Parameter
Min
Typ
Max
VCCO
1.40
1.50
1.60
VREF
0.68
0.75
0.90
VTT
-VCCO × 0.5
-
VIH
VREF + 0.1
-
VIL
--
VREF – 0.1
VOH
VCCO – 0.4
-
VOL
0.4
IOH at VOH (mA)
–8
-
IOL at VOL (mA)
8
-
VREF = 0.75V
VCCO = 1.5V
50
Ω
Z = 50
HSTL Class I
DS001_44_061200
VTT = 0.75V
相關(guān)PDF資料
PDF描述
AMM25DTMI CONN EDGECARD 50POS R/A .156 SLD
3341-31BULK CONN JACKSOCKET M2.5/4-40 0.40"
XC2S200-5FG456I IC FPGA 2.5V I-TEMP 456-FBGA
AMM25DTAI CONN EDGECARD 50POS R/A .156 SLD
XC3S700A-5FGG484C IC SPARTAN-3A FPGA 700K 484FBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC2S200-6FG456I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S200-6FGG256C 制造商:Xilinx 功能描述:FPGA SPARTAN-II 200K GATES 5292 CELLS 263MHZ 2.5V 256FBGA - Trays 制造商:Xilinx 功能描述:FPGA 256 BGA SPARTAN II 制造商:Xilinx 功能描述:IC FPGA 176 I/O 256FBGA
XC2S200-6FGG256C4124 制造商:Xilinx 功能描述:
XC2S200-6FGG256I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
XC2S200-6FGG456C 功能描述:IC SPARTAN-II FPGA 200K 456-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan®-II 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計(jì):2138112 輸入/輸出數(shù):358 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)