參數(shù)資料
型號(hào): XC4VSX55-10FFG1148C
廠商: Xilinx Inc
文件頁數(shù): 25/58頁
文件大?。?/td> 0K
描述: IC FPGA VIRTEX-4 55K 1148-FBGA
標(biāo)準(zhǔn)包裝: 1
系列: Virtex®-4 SX
LAB/CLB數(shù): 6144
邏輯元件/單元數(shù): 55296
RAM 位總計(jì): 5898240
輸入/輸出數(shù): 640
電源電壓: 1.14 V ~ 1.26 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 1148-BBGA,F(xiàn)CBGA
供應(yīng)商設(shè)備封裝: 1148-FCPBGA(35x35)
其它名稱: 122-1500
Virtex-4 FPGA Data Sheet: DC and Switching Characteristics
DS302 (v3.7) September 9, 2009
Product Specification
31
CLB Switching Characteristics
Table 37: CLB Switching Characteristics
Symbol
Description
Speed Grade
Units
-12
-11
-10
XC4VFX(2)
XC4VLX/SX
ALL DEVICES
Combinatorial Delays
TILO
4-input function: F/G inputs to X/Y outputs
0.15
0.17
0.20
ns, Max
TIF5
5-input function: F/G inputs to F5 output
0.36
0.35
0.40
0.46
ns, Max
TIF5X
5-input function: F/G inputs to X output
0.44
0.43
0.49
0.57
ns, Max
TIF6Y
FXINA or FXINB inputs to YMUX output
0.30
0.34
0.39
ns, Max
TINAFX
FXINA input to FX output via MUXFX
0.21
0.23
0.27
ns, Max
TINBFX
FXINB input to FX output via MUXFX
0.21
0.20
0.23
0.26
ns, Max
TBXX
BX input to XMUX output
0.59
0.58
0.65
0.76
ns, Max
TBYY
BY input to YMUX output
0.43
0.48
0.56
ns, Max
TBXCY
BX input to COUT output – Getting into carry chain(3)
0.60
0.59
0.66
0.78
ns, Max
TBYCY
BY input to COUT output – Getting into carry chain(3)
0.49
0.48
0.54
0.63
ns, Max
TBYP
CIN input to COUT output – Carry chain delay(3)
0.07
0.08
0.09
ns, Max
TOPCYF
F input to COUT output – Getting out from carry chain(3)
0.45
0.44
0.50
0.58
ns, Max
TOPCYG
G input to COUT output – Getting out from carry chain(3)
0.44
0.43
0.48
0.57
ns, Max
Sequential Delays
TCKO
FF Clock CLK to XQ/YQ outputs
0.28
0.31
0.36
ns, Max
TCKLO
Latch Clock CLK to XQ/YQ outputs
0.37
0.36
0.41
0.48
ns, Max
Setup and Hold Times of CLB Flip-Flops Before/After Clock CLK
TDICK / TCKDI
BX/BY inputs
0.36
–0.09
0.36
–0.09
0.40
–0.09
0.47
–0.09
ns, Min
TCECK / TCKCE
CE input
0.58
–0.16
0.57
–0.16
0.64
–0.16
0.75
–0.16
ns, Min
TFXCK / TCKFX
FXINA/FXINB inputs
0.42
–0.14
0.41
–0.14
0.46
–0.14
0.54
–0.14
ns, Min
TSRCK / TCKSR
SR/BY inputs (synchronous)
1.04
–0.74
1.02
–0.73
1.15
–0.73
1.35
–0.73
ns, Min
TCINCK / TCKCIN
CIN Data Inputs (DI) – Getting out from carry chain(3)
0.52
–0.23
0.51
–0.23
0.57
–0.23
0.67
–0.23
ns, Min
Set/Reset
TRPW
Minimum Pulse Width, SR/BY inputs
0.54
0.53
0.59
0.70
ns, Min
TRQ
Delay from SR/BY inputs to XQ/YQ outputs
(asynchronous)
1.05
1.03
1.15
1.35
ns, Max
FTOG
Toggle Frequency (MHz) (for export control)
1181
1205
1205(4)
1028
MHz
Notes:
1.
A Zero “0” Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed “best-case,” but if a “0” is listed,
there is no positive hold time.
2.
The values in this column apply to all XC4VFX -12 parts except XC4VFX12 -12. For XC4VFX12 -12 values, use the values in the adjacent 4VLX/SX
-12 column.
3.
These items are of interest for Carry Chain applications.
4.
XC4VFX -11 devices are 1181 MHz.
相關(guān)PDF資料
PDF描述
XC6VLX130T-1FF784I IC FPGA VIRTEX 6 128K 784FFBGA
XC6VLX130T-1FFG784I IC FPGA VIRTEX 6 128K 784FFGBGA
XC2V3000-4BG728I IC FPGA VIRTEX-II 728PBGA
XC5VLX85-2FFG676C IC FPGA VIRTEX-5 85K 676FBGA
XC5VLX85-2FF676C IC FPGA VIRTEX-5 85K 676FBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC4VSX55-10FFG1148I 功能描述:IC FPGA VIRTEX-4 SX 55K 1148FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-4 SX 產(chǎn)品變化通告:Step Intro and Pkg Change 11/March/2008 標(biāo)準(zhǔn)包裝:1 系列:Virtex®-5 SXT LAB/CLB數(shù):4080 邏輯元件/單元數(shù):52224 RAM 位總計(jì):4866048 輸入/輸出數(shù):480 門數(shù):- 電源電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:1136-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC4VSX55-11FF1148C 制造商:Xilinx 功能描述:FPGA VIRTEX-4 55296 CELLS 90NM 1.2V 1148FCBGA - Trays
XC4VSX55-11FF1148I 功能描述:IC FPGA VIRTEX-4SX 1148FFBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-4 SX 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計(jì):3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
XC4VSX55-11FFG1148C 功能描述:IC FPGA VIRTEX-4 SX 55K 1148FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-4 SX 產(chǎn)品變化通告:Step Intro and Pkg Change 11/March/2008 標(biāo)準(zhǔn)包裝:1 系列:Virtex®-5 SXT LAB/CLB數(shù):4080 邏輯元件/單元數(shù):52224 RAM 位總計(jì):4866048 輸入/輸出數(shù):480 門數(shù):- 電源電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:1136-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC4VSX55-11FFG1148I 功能描述:IC FPGA VIRTEX-4 SX 55K 1148FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-4 SX 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計(jì):3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)