參數(shù)資料
型號: XC5VLX110-3FFG1760C
廠商: Xilinx Inc
文件頁數(shù): 57/91頁
文件大?。?/td> 0K
描述: IC FPGA VIRTEX-5 110K 1760FBGA
標準包裝: 1
系列: Virtex®-5 LX
LAB/CLB數(shù): 8640
邏輯元件/單元數(shù): 110592
RAM 位總計: 4718592
輸入/輸出數(shù): 800
電源電壓: 0.95 V ~ 1.05 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 1760-BBGA,F(xiàn)CBGA
供應商設備封裝: 1760-FCBGA
配用: 568-5088-ND - BOARD DEMO DAC1408D750
HW-V5-ML523-UNI-G-ND - EVALUATION PLATFORM VIRTEX-5
HW-AFX-FF1760-500-G-ND - BOARD DEV VIRTEX 5 FF1760
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
60
Output Clock Jitter
Output Clock Phase Alignment
Table 79: Output Clock Jitter
Symbol
Description
Constraints
Speed Grade
Units
-3
-2
-1
Clock Synthesis Period Jitter
TPERJITT_0
CLK0
±120
ps
TPERJITT_90
CLK90
±120
ps
TPERJITT_180
CLK180
±120
ps
TPERJITT_270
CLK270
±120
ps
TPERJITT_2X
CLK2X, CLK2X180
±200
±230
ps
TPERJITT_DV1
CLKDV (integer division)
±150
±180
ps
TPERJITT_DV2
CLKDV (non-integer division)
±300
±345
ps
TPERJITT_FX
CLKFX, CLKFX180
Note 1
ps
Notes:
1.
Values for this parameter are available in the Architecture Wizard.
Table 80: Output Clock Phase Alignment
Symbol
Description
Constraints
Speed Grade
Units
-3
-2
-1
Phase Offset Between CLKIN and CLKFB
TIN_FB_OFFSET
CLKIN/CLKFB
±50
±60
ps
Phase Offset Between Any DCM Outputs(1)
TOUT_OFFSET_1X
CLK0, CLK90, CLK180, CLK270
±140
±160
ps
TOUT_OFFSET_2X
CLK2X, CLK2X180, CLKDV
±150
±200
ps
TOUT_OFFSET_FX
CLKFX, CLKFX180
±160
±220
ps
Duty Cycle Precision(2)
TDUTY_CYC_DLL
DLL outputs(3)
±150
±180
ps
TDUTY_CYC_FX
DFS outputs(4)
±150
±180
ps
Notes:
1.
All phase offsets are in respect to group CLK1X.
2.
CLKOUT_DUTY_CYCLE_DLL applies to the 1X clock outputs (CLK0, CLK90, CLK180, and CLK270) only if
DUTY_CYCLE_CORRECTION = TRUE. The duty cycle distortion includes the global clock tree (BUFG).
3.
DLL Outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
4.
DFS Outputs are used in these instances to describe the outputs: CLKFX and CLKFX180.
相關PDF資料
PDF描述
VI-21H-CW-F3 CONVERTER MOD DC/DC 52V 100W
VE-26F-CY-S CONVERTER MOD DC/DC 72V 50W
NCV8505D2T33R4 IC REG LDO 3.3V .4A D2PAK7
F920J335MPA CAP TANT 3.3UF 6.3V 20% 0805
R05P209D/R8 CONV DC/DC 2W 05VIN +/-09VOUT
相關代理商/技術參數(shù)
參數(shù)描述
XC5VLX110-3FFG676C 功能描述:IC FPGA VIRTEX-5 110K 676FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-5 LX 產品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應商設備封裝:120-CPGA(34.55x34.55)
XC5VLX110T 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-5 Family Overview
XC5VLX110T-1FF1136C 功能描述:IC FPGA VIRTEX-5 110K 1136FBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-5 LXT 產品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應商設備封裝:120-CPGA(34.55x34.55)
XC5VLX110T-1FF1136CES 制造商:Xilinx 功能描述:
XC5VLX110T-1FF1136I 功能描述:IC FPGA VIRTEX-5 110K 1136FBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-5 LXT 產品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應商設備封裝:120-CPGA(34.55x34.55)