參數(shù)資料
型號: XCV812E-7BG560C
廠商: Xilinx Inc
文件頁數(shù): 59/118頁
文件大?。?/td> 0K
描述: IC FPGA 1.8V C-TEMP 560-MBGA
產(chǎn)品變化通告: FPGA Family Discontinuation 18/Apr/2011
標(biāo)準(zhǔn)包裝: 1
系列: Virtex®-E EM
LAB/CLB數(shù): 4704
邏輯元件/單元數(shù): 21168
RAM 位總計(jì): 1146880
輸入/輸出數(shù): 404
門數(shù): 254016
電源電壓: 1.71 V ~ 1.89 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 560-LBGA,金屬
供應(yīng)商設(shè)備封裝: 560-MBGA(42.5x42.5)
Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
DS025-2 (v3.0) March 21, 2014
Module 2 of 4
41
R
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
HSTL
A sample circuit illustrating a valid termination technique for
HSTL_I appears in Figure 46. A sample circuit illustrating a
valid termination technique for HSTL_III appears in
A sample circuit illustrating a valid termination technique for
HSTL_IV appears in Figure 48.
Figure 46: Terminated HSTL Class I
Table 25:
HSTL Class I Voltage Specification
Parameter
Min
Typ
Max
VCCO
1.40
1.50
1.60
VREF
0.68
0.75
0.90
VTT
-VCCO × 0.5
-
VIH
VREF + 0.1
-
VIL
--
VREF – 0.1
VOH
VCCO – 0.4
-
VOL
0.4
IOH at VOH (mA)
8-
-
IOLat VOL (mA)
8
-
Figure 47: Terminated HSTL Class III
VREF = 0.75V
VTT= 0.75V
50
Ω
VCCO = 1.5V
Z = 50
HSTL Class I
x133_10_111699
VREF = 0.9V
VTT= 1.5V
50
Ω
VCCO = 1.5V
Z = 50
HSTL Class III
x133_11_111699
Table 26:
HSTL Class III Voltage Specification
Parameter
Min
Typ
Max
VCCO
1.40
1.50
1.60
VREF (1)
-0.90
-
VTT
-VCCO
-
VIH
VREF + 0.1
-
VIL
--
VREF – 0.1
VOH
VCCO – 0.4
-
VOL
--
0.4
IOH at VOH (mA)
8-
-
IOLat VOL (mA)
24
-
Note: Per EIA/JESD8-6, “The value of VREF is to be selected
by the user to provide optimum noise margin in the use
conditions specified by the user.”
Figure 48: Terminated HSTL Class IV
Table 27:
HSTL Class IV Voltage Specification
Parameter
Min
Typ
Max
VCCO
1.40
1.50
1.60
VREF
-0.90
-
VTT
-VCCO
-
VIH
VREF + 0.1
-
VIL
--
VREF – 0.1
VOH
VCCO – 0.4
-
VOL
--
0.4
IOH at VOH (mA)
8-
-
IOLat VOL (mA)
48
-
Note: Per EIA/JESD8-6, “The value of VREF is to be selected
by the user to provide optimum noise margin in the use
conditions specified by the user.
50
Ω
Z = 50
HSTL Class IV
x133_12_111699
50
Ω
VREF = 0.9V
VTT= 1.5V
VCCO = 1.5V
相關(guān)PDF資料
PDF描述
AMM36DRUH CONN EDGECARD 72POS .156 DIP SLD
FMM28DSEN-S243 CONN EDGECARD 56POS .156 EYELET
XC5VLX110-2FF1760C IC FPGA VIRTEX-5 110K 1760FBGA
XC5VLX110-2FF1153C IC FPGA VIRTEX-5 110K 1153FBGA
XC6VLX240T-1FFG1156I IC FPGA VIRTEX 6 241K 1156FFGBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCV812E-7BG560I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-7BG676C 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-7BG676I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-7BG900C 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-7BG900I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays