á
XRT72L56
SIX CHANNEL DS3/E3 FRAMER IC WITH HDLC CONTROLLER
PRELIMINARY
REV. P1.1.2
6
A18
RxNib0[5]/
RxHDLCDat0[5]
O
Receive Nibble Output - Channel 5, bit 0
The Framer outputs "Received data (from the Remote Terminal) to the local
Terminal Equipment via this pin along with bits 1,2 and 3.
The data at this pin is updated on the rising edge of the RxClk output signal.
N
OTE
:
This output pin is active only if the Nibble-Parallel Mode has been
selected.
Receive HDLC Data Output - Cahnnel 5, bit 0:
This pin contains bit 0 RxHDLC data when the HDLC controller is turned on.
A19
RxNib3[5]/
RxHDLCDat3[5]
O
Receive Nibble Output - Channel 5, bit 3
See Description for pin A18
Receive HDLC Data Output - Channel 5, bit 3:
This pin contains bit 4 RxHDLC data when the HDLC controller is turned on.
A20
TxNibFrame[5]/
ValFCS[5]
O
See Description for Pin A12
A21
TxOHInd[5]/
TxHDLCDat6[5]
O
I
Transmit Overhead Data Indicator:
Indicates the overhead positions. When “high”, data placed by the data
source on TxSer line is ignored by the T3/E3 Framer. When TxPLClkEnb
register bit is “high”, it gives out a gapped clock with OH bit positions
blocked.
N
OTE
:
For DS3 applications, this output pin is only active if the framer is
operating in the "Serial" Mode. This output pin will be pulled "low" if the
device is operating in the "Nibble-Parallel" Mode.
Transmit HDLC Data Output - 6:
This pin accepts bit 6 TxHDLC data when the HDLC controller is turned on.
A22
TxAISEn[5]
I
Transmit AIS Input:
Setting this input pin "high" configures the Transmit Section to generate and
transmit an AIS Pattern.
Setting this input pin "low" configures the Transmit Section to generate E3
or DS3 traffic in a normal manner.
A23
TxNib0[5]/
TxHDLCDat0[5]
I
Transmit Nibble-Parallel Payload Data Input -Channel 5, bit 0:
The data applied to this pin ( alongwith bits 1,2 and 3) inserted into an out-
bound E3 or DS3 frame. The data is sampled at these input pins on the ris-
ing edge of TxNibClk signal.
N
OTE
:
This input pin is active only if the Nibble-Parallel Mode has been
selected.
Transmit HDLC Data Input - Channel 5, bit 0:
This pin accepts bit 0 TxHDLC data when the HDLC controller is turned on.
A24
TxSer[5]/
SndMsg[5]
I
Transmit Serial Payload Data :
Bit serial data is input.
If the framer is configured in “l(fā)ocal time” mode, the data on this pin will be
sampled on the rising edge of TxlnClk. If the framer is configured in “Loop-
time “ mode, the data on this pin is sampled on the rising edge of RxOutClk.
N
OTE
:
This input pin is active only if the Serial Mode has been selected.
Send Message:
This input pin must remain “High” during the entire length of the HDLC
packet, (including the FCS bytes) to be transmitted, when the HDLC control-
ler is turned on.
PIN DESCRIPTION
FOR
THE
XRT72L56
P
IN
#
P
IN
N
AME
T
YPE
D
ESCRIPTION