á
XRT72L56
SIX CHANNEL DS3/E3 FRAMER IC WITH HDLC CONTROLLER
PRELIMINARY
REV. P1.1.2
360
The Transmit Section of the XRT72L56 will use the
TxInClk input as its timing reference, and will use the
TxFrameRef input signal as its framing reference. In
other words, the Transmit Section of the XRT72L56
will initiate frame generation upon the rising edge of
the TxFrameRef input signal).
D. Sampling of payload data, from the Terminal
Equipment
In Mode 2, the XRT72L56 will sample the data, at the
TxSer input pin, on the rising edge of TxInClk.
Interfacing the Transmit Payload Data Input Inter-
face block of the XRT72L56 to the Terminal Equip-
ment for Mode 2 Operation
Figure 159 presents an illustration of the Transmit
Payload Data Input Interface block (within the
XRT72L56) being interfaced to the Terminal Equip-
ment, for Mode 2 operation.
Mode 2 Operation of the Terminal Equipment
As shown in Figure 159, both the Terminal Equipment
and the XRT72L56 will be driven by an external
34.368MHz clock signal. The Terminal Equipment
will receive the 34.368MHz clock signal via its
E3_Clock_In input pin, and the XRT72L56 Framer IC
will receive the 34.368MHz clock signal via the TxIn-
Clk input pin.
The Terminal Equipment will serially output the pay-
load data of the Outbound E3 data stream, via the
E3_Data_Out output pin, upon the rising edge of the
signal at the E3_Clock_In input pin. (Note: The
E3_Data_Out output pin of the Terminal Equipment is
electrically connected to the TxSer input pin). The
XRT72L56 Framer IC will latch the data, residing on
the TxSer input line, on the rising edge of the TxInClk
signal.
In this case, the Terminal Equipment has the respon-
sibility of providing the framing reference signal by
pulsing its Tx_Start_of_Frame output signal (and in
turn, the TxFrameRef input pin of the XRT72L56),
“High” for one-bit period, coincident with the first bit of
a new E3 frame. Once the XRT72L56 detects the ris-
ing edge of the input at its TxFrameRef input pin, it
will begin generation of a new E3 frame.
N
OTES
:
1. In this case, the Terminal Equipment is controlling
the start of Frame Generation, and is therefore
referred to as the Frame Master. Conversely since
the XRT72L56 does not control the generationi of a
new E3 frame, but is rather driven by the Terminal
Equipment, the XRT72L56 is referred to as the
Frame Slave.
2. If the user opts to configure the XRT72L56 to oper-
ate in Mode 2, it is imperative that the
Tx_Start_of_Frame (or TxFrameRef) signal is syn-
chronized to the TxInClk input clock signal.
Finally, the XRT72L56 will pulse its TxOH_Ind output
pin, one bit-period prior to it processing a given over-
head bit, within the Outbound E3 frame. Since the
TxOH_Ind output pin (of the XRT72L56) is electrically
connected to the E3_Overhead_Ind, whenever the
XRT72L56 pulses the TxOH_Ind output pin "High", it
F
IGURE
159. I
LLUSTRATION
OF
THE
T
ERMINAL
E
QUIPMENT
BEING
INTERFACED
TO
THE
T
RANSMIT
P
AYLOAD
D
ATA
I
NPUT
I
NTERFACE
BLOCK
OF
THE
XRT72L56
FOR
M
ODE
2 (S
ERIAL
/L
OCAL
-T
IMED
/F
RAME
-S
LAVE
) O
PERATION
Terminal Equipment
XRT72L5x E3 Framer
E3_Data_Out
E3_Clock_In
Tx_Start_of_Frame
TxSer
TxFrameRef
NibInt
34.368MHz
Clock Source
TxInClk
E3_Overhead_Ind
TxOH_Ind