參數(shù)資料
型號(hào): 29F001T-12
廠商: Macronix International Co., Ltd.
英文描述: 1M-BIT [128K x 8] CMOS FLASH MEMORY
中文描述: 100萬位[128K的× 8]的CMOS閃存
文件頁(yè)數(shù): 7/42頁(yè)
文件大?。?/td> 600K
代理商: 29F001T-12
7
REV. 2.6, DEC. 29, 2003
P/N: PM0515
MX29F001T/B
READ/RESET COMMAND
The read or reset operation is initiated by writing the read/
reset command sequence into the command register.
Microprocessor read cycles retrieve array data. The de-
vice remains enabled for reads until the command regis-
ter contents are altered.
If program-fail or erase-fail happen, the write of F0H will
reset the device to abort the operation. A valid com-
mand must then be written to place the device in the
desired state.
SILICON-ID-READ COMMAND
Flash memories are intended for use in applications where
the local CPU alters memory contents. As such, manu-
facturer and device codes must be accessible while the
device resides in the target system. PROM program-
mers typically access signature codes by raising A9 to
a high voltage. However, multiplexing high voltage onto
address lines is not generally desired system design prac-
tice.
The MX29F001T/B contains a Silicon-ID-Read operation
to supplement traditional PROM programming method-
ology. The operation is initiated by writing the read sili-
con ID command sequence into the command register.
Following the command write, a read cycle with
A1=VIL,A0=VIL retrieves the manufacturer code of C2H.
A read cycle with A1=VIL, A0=VIH returns the device
code of 18H for MX29F001T,19H for MX29F001B.
Pins
Code
Manufacture code
Device code
for MX29F001T
Device code
for MX29F001B
Chip Protection Verification
A0
A1
Q7
Q6
Q5
Q4
Q3
Q2
Q1
Q0
Code (Hex)
VIL
VIH
VIL
VIL
1
0
1
0
0
0
0
1
0
1
0
0
1
0
0
0
C2H
18H
VIH
VIL
0
0
0
1
1
0
0
1
19H
X
X
VIH
VIH
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
01H (Protected)
00H (Unprotected)
TABLE 3. EXPANDED SILICON ID CODE
SET-UP AUTOMATIC CHIP ERASE COM-
MANDS
Chip erase is a six-bus cycle operation. There are two
"unlock" write cycles. These are followed by writing the
"set-up" command 80H. Two more "unlock" write cycles
are then followed by the chip erase command 10H.
The Automatic Chip Erase does not require the device
to be entirely pre-programmed prior to executing the Au-
tomatic Chip Erase. Upon executing the Automatic Chip
Erase, the device will automatically program and verify
the entire memory for an all-zero data pattern. When the
device is automatically verified to contain an all-zero pat-
tern, a self-timed chip erase and verification begin. The
erase and verification operations are completed when
the data on Q7 is "1" at which time the device returns to
the Read mode. The system does not require to pro-
vide any control or timing during these operations.
When using the Automatic Chip Erase algorithm, note
that the erase automatically terminates when adequate
erase margin has been achieved for the memory array(no
erase verify command is required).
If the Erase operation was unsuccessful, the data on Q5
is "1"(see Table 4), indicating an erase operation exceed
internal timing limit.
The automatic erase begins on the rising edge of the
last WE pulse in the command sequence and terminates
when the data on Q7 is "1" and the data on Q6 stops
toggling for two consecutive read cycles, at which time
the device returns to the Read mode.
相關(guān)PDF資料
PDF描述
29F001T-90 1M-BIT [128K x 8] CMOS FLASH MEMORY
29F002B-12 2M-BIT [256K x 8] CMOS FLASH MEMORY
29F002B-55 2M-BIT [256K x 8] CMOS FLASH MEMORY
29F002B-70 2M-BIT [256K x 8] CMOS FLASH MEMORY
29F002B-90 2M-BIT [256K x 8] CMOS FLASH MEMORY
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
29F001T-90 制造商:MCNIX 制造商全稱:Macronix International 功能描述:1M-BIT [128K x 8] CMOS FLASH MEMORY
29F002 制造商:MCNIX 制造商全稱:Macronix International 功能描述:2M-BIT [256K x 8] CMOS FLASH MEMORY
29F002B-12 制造商:MCNIX 制造商全稱:Macronix International 功能描述:2M-BIT [256K x 8] CMOS FLASH MEMORY
29F002B-55 制造商:MCNIX 制造商全稱:Macronix International 功能描述:2M-BIT [256K x 8] CMOS FLASH MEMORY
29F002B-70 制造商:MCNIX 制造商全稱:Macronix International 功能描述:2M-BIT [256K x 8] CMOS FLASH MEMORY