參數(shù)資料
型號: 97042-99
廠商: PEREGRINE SEMICONDUCTOR CORP
元件分類: PLL合成/DDS/VCOs
英文描述: PHASE LOCKED LOOP, 300 MHz, UUC
封裝: DIE
文件頁數(shù): 11/11頁
文件大?。?/td> 456K
代理商: 97042-99
Product Specification
PE97042
Page 9 of 11
Document No. 70-0236-05
│ www.psemi.com
2007-2011 Peregrine Semiconductor Corp. All rights reserved.
Register Programming
Serial Interface Mode
Serial Interface Mode is selected by setting the
DMODE input “l(fā)ow”.
While the E_WR input is “l(fā)ow”, serial data (DATA
input), B0 to B19, is clocked into a buffer register on
the rising edge of CLOCK, LSB (B0) first. The
contents from this buffer register are transferred
into the frequency control register on the rising
edge of S_WR according to the timing diagram
shown in Figure 9. This data controls the counters
as shown in Table 7.
While the E_WR input is “high”, serial data (DATA
input), B0 to B7, is clocked into a buffer register on
the rising edge of CLOCK, LSB (B0) first. The
contents from this buffer register are transferred
into the enhancement register on the falling edge
of E_WR according to the timing diagram shown
in Figure 9. After the falling edge of E_WR, the
data provides control bits as shown in Table 8.
These bits are active when the
ENH input is “l(fā)ow”.
Direct Interface Mode
Direct Interface Mode is selected by setting
the DMODE input “high”. In this mode, the counter
values are set directly at external pins as shown in
Table 7 and Figure 2. All frequency control
register bits are addressable except PB (it is not
possible to bypass the ÷10/11 dual modulus
prescaler in Direct Mode).
MSB (first in)
(last in) LSB
Table 7.
Frequency Register Programming
Table 8. Enhancement Register Programming
* Data is clocked serially on CLOCK rising edge while E_WR is “l(fā)ow” and transferred to frequency register on S_WR rising edge.
* Program to 0
* Data is clocked serially on CLOCK rising edge while E_WR is “l(fā)ow” and transferred to frequency register on S_WR rising edge.
MSB (first in)
(last in) LSB
Interface
Mode
ENH
DMODE
R5
R4
M8
M7
X
M6
M5
M4
M3
M2
M1
M0
R3
R2
R1
R0
A3
A2
A1
A0
Serial*
1
0
B0
B1
B2
B3
B4
B5
B6
B7
B8
B9
B10
B11
B12
B13
B14
B15
B16
B17
B18
B19
Direct
1
R5
R4
M8
M7
0
M6
M5
M4
M3
M2
M1
M0
R3
R2
R1
R0
A3
A2
A1
A0
Interface
Mode
ENH
DMODE
Reserved*
fp output
Power
down
Counter
load
MSEL
output
fc output
PB
Serial**
0
X
B0
B1
B2
B3
B4
B5
B6
B7
相關(guān)PDF資料
PDF描述
97050-1020 PZA320, IC SOCKET
97050-2121 PZA320, IC SOCKET
97050-1021 PZA320, IC SOCKET
97050-2120 PZA320, IC SOCKET
97050-4120 PZA320, IC SOCKET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
97043-00000 功能描述:PELTOR SPORT SOUNDTRAP/TACTICAL 制造商:3m 系列:* 零件狀態(tài):在售 標準包裝:1
97043002 制造商:Laird Technologies Inc 功能描述:CSTR STR BF
970433-000 制造商:TE Connectivity 功能描述:D-106-6025CS1241 制造商:TE Connectivity 功能描述:D-106-6025CS1241 - Bulk
970437-000 制造商:TE Connectivity 功能描述:Shrink Boot Adapters 45 制造商:TE Connectivity 功能描述:TXR40AB45-2214AI-CS8348 - Bulk
97043805 制造商:Laird Technologies Inc 功能描述:AP STR CDY