參數(shù)資料
型號: A42MX16-1PL100M
廠商: Electronic Theatre Controls, Inc.
英文描述: IC TVS BI-DIR 24V 350W SOD-323
中文描述: 40MX和42MX FPGA系列
文件頁數(shù): 5/120頁
文件大?。?/td> 854K
代理商: A42MX16-1PL100M
102
4958B–AUTO–11/10
Atmel ATA6285/ATA6286 [Preliminary]
The two Compare Registers (T3CORA, T3CORB) and the Capture Register (T3ICR) are all
16-bit registers. Special procedures must be followed when accessing the 16-bit registers.
These procedures are described in Section 3.13.2 “Accessing 16-bit Registers” on page 70. The
Timer3 control, mode, mask and flag registers (T3CRA, T3CRB, T3MRA, T3MRB, T3IMR,
T3IFR) are all 8-bit registers and have no CPU access restrictions.
The comparator outputs are controlled by a control register (T3CRB) and contain mask bits for
the actions (counter reset, output toggle, single action) which can be triggered by a compare
match event or a capture event. The Output Compare Registers (T3CORA, T3CORB) are com-
pared with the Timer3/Counter3 value at every time. The counter can also be enabled to
execute single actions with one or both compare registers. If this mode is set the corresponding
compare match event is generated once a time after the counter starts.
The timer uses its compare registers alternately, if the T3AC bit is set at the T3CRA register.
After the timer has been activated, the first comparison is execute by the compare register A, the
second is execute by the compare register B, the third is execute by the compare register A and
so on as shown in Figure 3-48. This makes it easy to generate signals with constant periods and
variable duty cycle or to generate signals with variable pulse and space widths. If the T3AC bit is
cleared at the T3CRA register, the timer uses its compare registers not alternately for compare
matches.
Figure 3-48. Timer3 Alternate Compare Register Matches
This architecture enables the timer for various modes. The Timer3 operation modes and also the
modulator Output pin (T3O) is controlled by the T3MRB register.
Interrupt requests (shorten as Int. Req.) signals are all visible in the Timer Interrupt Flag Register
(T3IFR). All interrupts are individually masked with the Timer Interrupt Mask register (T3IMR).
The counter3 input clock (CL3) can be supplied via the I/O Clock (CLK
I/O), the external input
clock (T2I), the external input clock (T3I), the Timer0 output clock (CLK
T0), the Timer1 output
clock (CLK
T1), the Timer2 output clock (CLKT2), the integrated SRC output signal (SCH), or the
Timer clock (CLT).
T3CORA
inactive
T3CORB
active
Start (T3E)
or
Restart
T3CORA
active
Compare match
T3CORB
inactive
相關(guān)PDF資料
PDF描述
A42MX02-1BG100 40MX and 42MX FPGA Families
A42MX04-1BG100 40MX and 42MX FPGA Families
A42MX09-1BG100 40MX and 42MX FPGA Families
A42MX24-1BG100 40MX and 42MX FPGA Families
A42MX02-1CQ100ES 40MX and 42MX FPGA Families
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A42MX16-1PL84 功能描述:IC FPGA MX SGL CHIP 24K 84-PLCC RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應商設(shè)備封裝:484-FPBGA(27X27)
A42MX16-1PL84I 功能描述:IC FPGA MX SGL CHIP 24K 84-PLCC RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應商設(shè)備封裝:484-FPBGA(27X27)
A42MX16-1PL84M 制造商:Microsemi Corporation 功能描述:FPGA 42MX Family 24K Gates 608 Cells 119MHz/198MHz 0.45um Technology 3.3V/5V 84-Pin PLCC 制造商:Microsemi Corporation 功能描述:FPGA 24K GATES 608 CELLS 119MHZ/198MHZ 0.45UM 3.3V/5V 84PLCC - Rail/Tube 制造商:Microsemi Corporation 功能描述:IC FPGA 72 I/O 84PLCC 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 24K 84-PLCC
A42MX16-1PLG84 功能描述:IC FPGA MX SGL CHIP 24K 84-PLCC RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應商設(shè)備封裝:484-FPBGA(27X27)
A42MX16-1PLG84I 功能描述:IC FPGA MX SGL CHIP 24K 84-PLCC RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應商設(shè)備封裝:484-FPBGA(27X27)