68HC111 MISO SYNC SDIN SCLK MOSI SCK PC7 PC6 LDAC SDO SYNC SCL" />
參數(shù)資料
型號(hào): AD5765CSUZ-REEL7
廠商: Analog Devices Inc
文件頁(yè)數(shù): 10/28頁(yè)
文件大?。?/td> 0K
描述: IC DAC 16BIT 5V QUAD 32-TQFP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
產(chǎn)品變化通告: AD5763/65 Metal Layer Edit Change 08/Sept/2009
設(shè)計(jì)資源: High Accuracy, Bipolar Voltage Output Digital-to-Analog Conversion Using AD5765 (CN0073)
標(biāo)準(zhǔn)包裝: 500
設(shè)置時(shí)間: 8µs
位數(shù): 16
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 4
電壓電源: 雙 ±
功率耗散(最大): 76mW
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 32-TQFP
供應(yīng)商設(shè)備封裝: 32-TQFP(7x7)
包裝: 帶卷 (TR)
輸出數(shù)目和類型: 4 電壓,雙極
采樣率(每秒): *
AD5765
Data Sheet
Rev. C | Page 18 of 28
68HC111
MISO
SYNC
SDIN
SCLK
MOSI
SCK
PC7
PC6
LDAC
SDO
SYNC
SCLK
LDAC
SDO
SYNC
SCLK
LDAC
SDO
SDIN
1ADDITIONAL PINS OMITTED FOR CLARITY.
AD57651
07249-
061
Figure 26. Daisy-Chaining the AD5765
Daisy-Chain Operation
For systems that contain several devices, the SDO pin can be
used to daisy-chain several devices together. This daisy-chain
mode can be useful in system diagnostics and in reducing the
number of serial interface lines. The first falling edge of SYNC
starts the write cycle. The SCLK is continuously applied to the
input shift register when SYNC is low. If more than 24 clock
pulses are applied, the data ripples out of the shift register and
appears on the SDO line. This data is clocked out on the rising
edge of SCLK and is valid on the falling edge. By connecting the
SDO of the first device to the SDIN input of the next device in
the chain, a multidevice interface is constructed. Each device in
the system requires 24 clock pulses. Therefore, the total number
of clock cycles must equal 24 N, where N is the total number of
AD5765 devices in the chain. When the serial transfer to all
devices is complete, SYNC is taken high. This latches the input
data in each device in the daisy chain and prevents additional
data from being clocked into the input shift register. The serial
clock can be a continuous or a gated clock.
A continuous SCLK source can be used only if SYNC is held
low for the correct number of clock cycles. In gated clock mode,
a burst clock containing the exact number of clock cycles must
be used, and SYNC must be taken high after the final clock to
latch the data.
Readback Operation
Before a readback operation is initiated, the SDO pin must be
enabled by writing to the function register and clearing the
SDO disable bit; this bit is cleared by default. Readback mode is
invoked by setting the R/W bit to 1 in the serial input register
write. With R/W = 1, Bit A2 to Bit A0, in association with Bit
REG2, Bit REG1, and Bit REG0, select the register to be read.
The remaining data bits in the write sequence are don’t care.
During the next SPI write, the data appearing on the SDO
output is the data from the previously addressed register. For a
read of a single register, the NOP command can be used in
clocking out the data from the selected register on SDO. The
readback diagram in Figure 4 shows the readback sequence. For
example, to read back the fine gain register of Channel A on the
AD5765, implement the following sequence:
1. Write 0xA0XXXX to the AD5765 input register. This
configures the AD5765 for read mode with the fine gain
register of Channel A selected. Note that all the data bits,
DB15 to DB0, are don’t cares.
2. Follow this with a second write, an NOP condition,
0x00XXXX. During this write, the data from the fine gain
register is clocked out on the SDO line; that is, data clocked
out contains the data from the fine gain register in Bit DB5
to Bit DB0.
SIMULTANEOUS UPDATING VIA LDAC
Depending on the status of both SYNC and LDAC, and after
data has been transferred into the input register of the DACs,
there are two ways in which the DAC registers and DAC
outputs can be updated: individually and simultaneously
Individual DAC Updating
In this mode, LDAC is held low while data is clocked into the
input shift register. The addressed DAC output is updated on
the rising edge of SYNC.
Simultaneous Updating of All DACs
In this mode, LDAC is held high while data is clocked into the
input shift register. All DAC outputs are updated by taking
LDAC low any time after SYNC has been taken high. The
update now occurs on the falling edge of LDAC.
VOUTx
DAC
REGISTER
INTERFACE
LOGIC
OUTPUT
I/V AMPLIFIER
LDAC
SDO
SDIN
16-BIT
DAC
VREFIN
SYNC
INPUT
REGISTER
SCLK
07249-
062
Figure 27. Simplified Serial Interface of Input Loading Circuitry
for One DAC Channel
相關(guān)PDF資料
PDF描述
VI-B4Y-MX-B1 CONVERTER MOD DC/DC 3.3V 49.5W
LTC2704CGW-12#TRPBF IC DAC 12BIT QUAD VOUT 44-SSOP
AD7537KNZ IC DAC 12BIT DUAL MULT 24DIP
VE-260-IV-F4 CONVERTER MOD DC/DC 5V 150W
VI-B4Y-MW-B1 CONVERTER MOD DC/DC 3.3V 66W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5766BCBZ-RL7 功能描述:16 CHANNEL 16 BIT BIPOLAR DAC 制造商:analog devices inc. 系列:- 零件狀態(tài):在售 位數(shù):16 數(shù)模轉(zhuǎn)換器數(shù):16 建立時(shí)間:12μs 輸出類型:Voltage - Unbuffered 差分輸出:無(wú) 數(shù)據(jù)接口:SPI,DSP 參考類型:外部 電壓 - 電源,模擬:2.97 V ~ 16 V 電壓 - 電源,數(shù)字:- INL/DNL(LSB):±16,±1 架構(gòu):電阻串 DAC 工作溫度:-40°C ~ 105°C 封裝/外殼:49-UFBGA,WLCSP 供應(yīng)商器件封裝:49-WLCSP 標(biāo)準(zhǔn)包裝:1
AD5767BCBZ-RL7 功能描述:16 CHANNEL 12 BIT BIPOLAR DAC 制造商:analog devices inc. 系列:- 包裝:剪切帶(CT) 零件狀態(tài):在售 位數(shù):12 數(shù)模轉(zhuǎn)換器數(shù):16 建立時(shí)間:12μs 輸出類型:Voltage - Unbuffered 差分輸出:無(wú) 數(shù)據(jù)接口:SPI,DSP 參考類型:外部 電壓 - 電源,模擬:2.97 V ~ 16 V 電壓 - 電源,數(shù)字:- INL/DNL(LSB):±1,±1 架構(gòu):電阻串 DAC 工作溫度:-40°C ~ 105°C 封裝/外殼:49-UFBGA,WLCSP 供應(yīng)商器件封裝:49-WLCSP 標(biāo)準(zhǔn)包裝:1
AD5767BCPZ-RL7 功能描述:16 CHANNEL 12 BIT BIPOLAR DAC 制造商:analog devices inc. 系列:- 包裝:剪切帶(CT) 零件狀態(tài):在售 位數(shù):12 數(shù)模轉(zhuǎn)換器數(shù):16 建立時(shí)間:12μs 輸出類型:Voltage - Unbuffered 差分輸出:無(wú) 數(shù)據(jù)接口:SPI,DSP 參考類型:外部 電壓 - 電源,模擬:2.97 V ~ 16 V 電壓 - 電源,數(shù)字:- INL/DNL(LSB):±1,±1 架構(gòu):電阻串 DAC 工作溫度:-40°C ~ 105°C 封裝/外殼:40-WFQFN 裸露焊盤,CSP 供應(yīng)商器件封裝:40-LFCSP(6x6) 標(biāo)準(zhǔn)包裝:1
AD578 制造商:AD 制造商全稱:Analog Devices 功能描述:VERY FAST, COMPLETE 10- OR 12-BIT A/D CONVERTERS
AD5780 制造商:AD 制造商全稱:Analog Devices 功能描述:Ultra Stable, 16-Bit ±0.5 LSB INL