參數(shù)資料
型號(hào): AD9287BCPZRL7-100
廠商: Analog Devices Inc
文件頁數(shù): 25/52頁
文件大小: 0K
描述: IC ADC 8BIT QUAD 100MSPS 48LFCSP
產(chǎn)品變化通告: Product Discontinuation 12/Mar/2010
標(biāo)準(zhǔn)包裝: 1
位數(shù): 8
采樣率(每秒): 100M
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 4
功率耗散(最大): 562mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 48-LFCSP-VQ(7x7)
包裝: 標(biāo)準(zhǔn)包裝
輸入數(shù)目和類型: 8 個(gè)單端,單極;4 個(gè)差分,單極
配用: AD9287-100EBZ-ND - BOARD EVALUATION AD9287
其它名稱: AD9287BCPZRL7-100DKR
Data Sheet
AD9287
Rev. E | Page 31 of 52
MEMORY MAP
READING THE MEMORY MAP TABLE
Each row in the memory map register table (Table 16) has eight
address locations. The memory map is divided into three sections:
the chip configuration register map (Address 0x00 to Address 0x02),
the device index and transfer register map (Address 0x05 and
Address 0xFF), and the ADC functions register map (Address 0x08
to Address 0x22).
The leftmost column of the memory map indicates the register
address number, and the default value is shown in the second
rightmost column. The (MSB) Bit 7 column is the start of the
default hexadecimal value given. For example, Address 0x09, the
clock register, has a default value of 0x01, meaning that Bit 7 = 0,
Bit 6 = 0, Bit 5 = 0, Bit 4 = 0, Bit 3 = 0, Bit 2 = 0, Bit 1 = 0, and
Bit 0 = 1, or 0000 0001 in binary. This setting is the default for
the duty cycle stabilizer in the on condition. By writing a 0 to Bit 6
of this address followed by a 0x01 in Register 0xFF (transfer bit),
the duty cycle stabilizer turns off. It is important to follow each
writing sequence with a transfer bit to update the SPI registers. For
more information on this and other functions, consult the AN-877
Application Note, Interfacing to High Speed ADCs via SPI at
RESERVED LOCATIONS
Undefined memory locations should not be written to except
when writing the default values suggested in this data sheet.
Addresses that have values marked as 0 should be considered
reserved and have a 0 written into their registers during power-up.
DEFAULT VALUES
When the AD9287 comes out of a reset, critical registers are
preloaded with default values. These values are indicated in
Table 16, where an X refers to an undefined feature.
LOGIC LEVELS
An explanation of various registers follows: “Bit is set” is
synonymous with “bit is set to Logic 1” or “writing Logic 1 for
the bit.” Similarly, “clear a bit” is synonymous with “bit is set to
Logic 0” or “writing Logic 0 for the bit.”
相關(guān)PDF資料
PDF描述
AD9288BSTZ-100 IC ADC 8BIT DUAL 100MSPS 48-LQFP
AD9289BBC IC ADC 8BIT QUAD 65MSPS 64CSPBGA
AD9410BSVZ IC ADC 10BIT 210MSPS 80-TQFP
AD9411BSVZ-170 IC ADC 10BIT 170MSPS 100TQFP
AD9430BSVZ-170 IC ADC 12BIT 170MSPS 3.3V100TQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9288 制造商:AD 制造商全稱:Analog Devices 功能描述:8-Bit, 40/80/100 MSPS Dual A/D Converter
AD9288/PCB 制造商:Analog Devices 功能描述:8 BIT 40/80/100 MSPS DUAL ADC EVAL BOARD - Bulk
AD9288BST-100 制造商:Analog Devices 功能描述:ADC Dual Pipelined 100Msps 8-bit Parallel 48-Pin LQFP 制造商:Analog Devices 功能描述:IC 8-BIT ADC
AD9288BST-100 制造商:Analog Devices 功能描述:A/D CONVERTER (A-D) IC
AD9288BST-40 制造商:Analog Devices 功能描述:ADC Dual Pipelined 40Msps 8-bit Parallel 48-Pin LQFP 制造商:Analog Devices 功能描述:AD CONVERTOR ((NW))