參數(shù)資料
型號: AD9575ARUZLVD
廠商: Analog Devices Inc
文件頁數(shù): 3/16頁
文件大小: 0K
描述: IC PLL CLOCK GEN 25MHZ 16TSSOP
標(biāo)準(zhǔn)包裝: 96
系列: PCI Express® (PCIe)
類型: 扇出緩沖器(分配),網(wǎng)絡(luò)時鐘發(fā)生器
PLL:
主要目的: PCI Express(PCIe)
輸入: 晶體
輸出: LVCMOS,LVDS,LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 1:2
差分 - 輸入:輸出: 無/是
頻率 - 最大: 312.5MHz
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 16-TSSOP
包裝: 管件
AD9575
Rev. A | Page 11 of 16
TERMINOLOGY
Phase Jitter
An ideal sine wave can be thought of as having a continuous
and even progression of phase with time from 0° to 360° for
each cycle. Actual signals, however, display a certain amount of
variation from ideal phase progression over time. This phenom-
enon is called phase jitter. Although many causes can contribute
to phase jitter, one major cause is random noise, which is charac-
terized statistically as Gaussian (normal) in distribution.
This phase jitter leads to a spreading out of the energy of the
sine wave in the frequency domain, producing a continuous
power spectrum. This power spectrum is usually reported as
a series of values whose units are dBc/Hz at a given offset in
frequency from the sine wave (carrier). The value is a ratio
(expressed in decibels) of the power contained within a 1 Hz
bandwidth with respect to the power at the carrier frequency.
For each measurement, the offset from the carrier frequency
is also given.
Phase Noise
It is meaningful to integrate the total power contained within
some interval of offset frequencies (for example, 10 kHz to
10 MHz). This is called the integrated phase noise over that
frequency offset interval and can be readily related to the time
jitter due to the phase noise within that offset frequency interval.
Phase noise has a detrimental effect on error rate performance
by increasing eye closure at the transmitter output and reducing
the jitter tolerance/sensitivity of the receiver.
Time Jitter
Phase noise is a frequency domain phenomenon. In the time
domain, the same effect is exhibited as time jitter. When
observing a sine wave, the time of successive zero crossings is
seen to vary. In a square wave, the time jitter is seen as a
displacement of the edges from their ideal (regular) times of
occurrence. In both cases, the variations in timing from the
ideal are the time jitter. Because these variations are random in
nature, the time jitter is specified in units of seconds root mean
square (rms) or 1 sigma of the Gaussian distribution.
Additive Phase Noise
Additive phase noise is the amount of phase noise that is attrib-
utable to the device or subsystem being measured. The phase
noise of any external oscillators or clock sources is subtracted.
This makes it possible to predict the degree to which the device
affects the total system phase noise when used in conjunction
with the various oscillators and clock sources, each of which
contributes its own phase noise to the total. In many cases, the
phase noise of one element dominates the system phase noise.
Additive Time Jitter
Additive time jitter is the amount of time jitter that is attribut-
able to the device or subsystem being measured. The time jitter
of any external oscillators or clock sources is subtracted. This
makes it possible to predict the degree to which the device affects
the total system time jitter when used in conjunction with the
various oscillators and clock sources, each of which contributes
its own time jitter to the total. In many cases, the time jitter of
the external oscillators and clock sources dominates the system
time jitter.
相關(guān)PDF資料
PDF描述
D38999/26WH53SD CONN PLUG 53POS STRAIGHT W/SCKT
D38999/26WH53SC CONN PLUG 53POS STRAIGHT W/SCKT
MS27497E24F2PB CONN RCPT 100POS WALL MNT W/PINS
VE-B7T-MW-F4 CONVERTER MOD DC/DC 6.5V 100W
VE-B7T-MW-F3 CONVERTER MOD DC/DC 6.5V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9575ARUZPEC 功能描述:IC PLL CLOCK GEN 25MHZ 16TSSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:PCI Express® (PCIe) 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
AD9575-EVALZ-LVD 制造商:AD 制造商全稱:Analog Devices 功能描述:Network Clock Generator, Two Outputs
AD9575-EVALZ-PEC 制造商:AD 制造商全稱:Analog Devices 功能描述:Network Clock Generator, Two Outputs
AD9576/PCBZ 功能描述:DUAL CHANNEL ASYNCHRONOUS EVALUA 制造商:analog devices inc. 系列:* 零件狀態(tài):有效 標(biāo)準(zhǔn)包裝:1
AD9576BCPZ 功能描述:DUAL CHANNEL ASYNCHRONOUS CLOCK 制造商:analog devices inc. 系列:* 零件狀態(tài):有效 標(biāo)準(zhǔn)包裝:1