參數(shù)資料
型號(hào): AD9781BCPZRL
廠商: Analog Devices Inc
文件頁(yè)數(shù): 15/32頁(yè)
文件大小: 0K
描述: IC DAC 14BT 600MSPS LVDS 72LFCSP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 2,000
位數(shù): 14
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 2
電壓電源: 模擬和數(shù)字
功率耗散(最大): 315mW
工作溫度: -40°C ~ 85°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 72-VFQFN 裸露焊盤(pán),CSP
供應(yīng)商設(shè)備封裝: 72-LFCSP
包裝: 帶卷 (TR)
輸出數(shù)目和類(lèi)型: 4 電流,單極;4 電流,雙極
采樣率(每秒): 600M
AD9780/AD9781/AD9783
Data Sheet
Rev. B | Page 22 of 32
SPI REGISTER DESCRIPTIONS
Reading these registers returns previously written values for all defined register bits, unless otherwise noted.
Table 12.
Register
Address
Bit
Name
Function
SPI Control
0x00
7
SDIO_DIR
0, operate SPI in 4-wire mode. The SDIO pin operates as an input only pin.
1, operate SPI in 3-wire mode. The SDIO pin operates as a bidirectional data line.
6
LSBFIRST
0, MSB first per SPI standard.
1, LSB first per SPI standard.
Only change LSB/MSB order in single-byte instructions to avoid erratic behavior
due to bit order errors.
5
RESET
0, execute software reset of SPI and controllers, reload default register values
except Register 0x00.
1, set software reset, write 0 on the next (or any following) cycle to release the reset.
Data Control
0x02
7
DATA
0, DAC input data is twos complement binary format.
1, DAC input data is unsigned binary format.
4
INVDCO
1, inverts the data clock output. Used for adjusting timing of input data.
Power-Down
0x03
7
PD_DCO
1, power down data clock output driver circuit.
6
PD_INPT
1, power down input.
5
PD_AUX2
1, power down AUX2 DAC
4
PD_AUX1
1, power down AUX1 DAC.
3
PD_BIAS
1, power down voltage reference bias circuit.
2
PD_CLK
1, power down DAC clock input circuit.
1
PD_DAC2
1, power down DAC2.
0
PD_DAC1
1, power down DAC1.
Setup and Hold
0x04
7:4
SET[3:0]
4-bit value used to determine input data setup timing.
3:0
HLD[3:0]
4-bit value used to determine input data hold timing.
Timing Adjust
0x05
4:0
SAMP_DLY[4:0]
5-bit value used to optimally position input data relative to internal sampling clock.
Seek
0x06
2
LVDS low
One of the LVDS inputs is above the input voltage limits of the IEEE reduced link
specification.
1
LVDS high
One of the LVDS inputs is below the input voltage limits of the IEEE reduced link
specification.
0
SEEK
Indicator bit used with LVDS_SET and LVDS HLD to determine input data timing
margin.
Mix Mode
0x0A
3:2
DAC1MIX[1:0]
00, selects normal mode, DAC1.
01, selects return-to-zero mode, DAC1.
10, selects return-to-zero mode, DAC1.
11, selects mix mode, DAC1.
1:0
DAC2MIX[1:0]
00, selects normal mode, DAC2.
01, selects return-to-zero mode, DAC2.
10, selects return-to-zero mode, DAC2.
11, selects mix mode, DAC2.
DAC1 FSC
0x0B
7:0
DAC1FSC[9:0]
DAC1 full-scale 10-bit adjustment word.
0x0C
1:0
0x3FF, sets DAC full-scale output current to the maximum value of 31.66 mA.
0x200, sets DAC full-scale output current to the nominal value of 20.0 mA.
0x000, sets DAC full-scale output current to the minimum value of 8.66 mA.
相關(guān)PDF資料
PDF描述
VI-B6D-MU CONVERTER MOD DC/DC 85V 200W
NE592D8G IC AMP VIDEO 2STAGE DIFF 8-SOIC
VI-B64-MU CONVERTER MOD DC/DC 48V 200W
AD7245AAQ IC DAC 12BIT W/REF 24-CDIP
VE-26M-MY-B1 CONVERTER MOD DC/DC 10V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9781-EBZ 制造商:Analog Devices 功能描述:EVAL BD FOR AD9781 DGTL-TO-ANLG CNVRTR - Bulk
AD9782 制造商:AD 制造商全稱:Analog Devices 功能描述:12-Bit, 200 MSPS/500 MSPS TxDAC+ with 2 x /4 x /8 x Interpolation and Signal Processing
AD9783 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual 12-/14-/16-Bit, LVDS Interface, 500 MSPS DACs
AD9783BCPZ 功能描述:IC DAC 16BT 500MSPS LVDS 72LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 設(shè)置時(shí)間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類(lèi)型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁(yè)面:1398 (CN2011-ZH PDF)
AD9783BCPZRL 功能描述:IC DAC 16BT 500MSPS LVDS 72LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時(shí)間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類(lèi)型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k