• 參數(shù)資料
    型號: AGL10005-FFG144I
    元件分類: FPGA
    英文描述: FPGA, 1000000 GATES, 250 MHz, PBGA144
    封裝: 13 X 13 MM, 1 MM PITCH, FBGA-144
    文件頁數(shù): 177/204頁
    文件大?。?/td> 2800K
    代理商: AGL10005-FFG144I
    第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁當(dāng)前第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁
    IGLOO Low-Power Flash FPGAs with Flash*Freeze Technology
    2- 60
    Advanced v0.1
    JTAG Pins
    IGLOO devices have a separate bank for the dedicated
    JTAG pins. The JTAG pins can be run at any voltage from
    1.5 V to 3.3 V (nominal). VCC must also be powered for
    the JTAG state machine to operate, even if the device is
    in bypass mode; VJTAG alone is insufficient. Both VJTAG
    and VCC to the IGLOO part must be supplied to allow
    JTAG signals to transition the IGLOO device. Isolating the
    JTAG power supply in a separate I/O bank gives greater
    flexibility in supply selection and simplifies power supply
    and PCB design. If the JTAG interface is neither used nor
    planned for use, the VJTAG pin together with the TRST
    pin could be tied to GND.
    TCK
    Test Clock
    Test clock input for JTAG boundary scan, ISP, and UJTAG.
    The TCK pin does not have an internal pull-up/-down
    resistor. If JTAG is not used, Actel recommends tying off
    TCK to GND through a resistor placed close to the FPGA
    pin. This prevents JTAG operation in case TMS enters an
    undesired state.
    Note that to operate at all VJTAG voltages, 500 Ω to 1 kΩ
    will satisfy the requirements. Refer to Table 2-33 for
    more information.
    TDI
    Test Data Input
    Serial input for JTAG boundary scan, ISP, and UJTAG
    usage. There is an internal weak pull-up resistor on the
    TDI pin.
    TDO
    Test Data Output
    Serial output for JTAG boundary scan, ISP, and UJTAG
    usage.
    TMS
    Test Mode Select
    The TMS pin controls the use of the IEEE 1532 boundary
    scan pins (TCK, TDI, TDO, TRST). There is an internal weak
    pull-up resistor on the TMS pin.
    TRST
    Boundary Scan Reset Pin
    The TRST pin functions as an active low input to
    asynchronously initialize (or reset) the boundary scan
    circuitry. There is an internal weak pull-up resistor on the
    TRST pin. If JTAG is not used, an external pull-down
    resistor could be included to ensure the test access port
    (TAP) is held in reset mode. The resistor values must be
    chosen from Table 2-33 and must satisfy the parallel
    resistance value requirement. The values in Table 2-33
    correspond to the resistor recommended when a single
    device is used and the equivalent parallel resistor when
    multiple devices are connected via a JTAG chain.
    In critical applications, an upset in the JTAG circuit could
    allow entrance to an undesired JTAG state. In such cases,
    Actel recommends tying off TRST to GND through a
    resistor placed close to the FPGA pin.
    Note that to operate at all VJTAG voltages, 500 Ω to 1 kΩ
    will satisfy the requirements.
    Special Function Pins
    NC
    No Connect
    This pin is not connected to circuitry within the device.
    These pins can be driven to any voltage or can be left
    floating with no effect on the operation of the device.
    DC
    Do Not Connect
    This pin should not be connected to any signals on the
    PCB. These pins should be left unconnected.
    Table 2-33 Recommended Tie-Off Values for the TCK and
    TRST Pins
    VJTAG
    Tie-Off Resistance
    VJTAG at 3.3 V
    200
    Ω to 1 kΩ
    VJTAG at 2.5 V
    200
    Ω to 1 kΩ
    VJTAG at 1.8 V
    500
    Ω to 1 kΩ
    VJTAG at 1.5 V
    500
    Ω to 1 kΩ
    Notes:
    1. Equivalent parallel resistance if more than one device is on
    the JTAG chain.
    2. The TCK pin can be pulled up/down.
    3. The TRST pin is pulled down.
    相關(guān)PDF資料
    PDF描述
    AGL10005-FFG144 FPGA, 1000000 GATES, 250 MHz, PBGA144
    AGL10005-FFG256I FPGA, 1000000 GATES, 250 MHz, PBGA144
    AGL10005-FFG256 FPGA, 1000000 GATES, 250 MHz, PBGA144
    AGL10005-FFG484I FPGA, 1000000 GATES, 250 MHz, PBGA484
    AGL10005-FFG484 FPGA, 1000000 GATES, 250 MHz, PBGA484
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    AGL1000V2-CS144 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOO Low-Power Flash FPGAs with Flash Freeze Technology
    AGL1000V2-CS144ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOO Low-Power Flash FPGAs with Flash Freeze Technology
    AGL1000V2-CS144I 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOO Low-Power Flash FPGAs with Flash Freeze Technology
    AGL1000V2-CS144PP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOO Low-Power Flash FPGAs with Flash Freeze Technology
    AGL1000V2-CS281 功能描述:IC FPGA 1KB FLASH 1M 281-CSP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:IGLOO 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)