參數(shù)資料
型號(hào): CS4361-CZZ
廠商: Cirrus Logic Inc
文件頁數(shù): 4/24頁
文件大?。?/td> 0K
描述: IC DAC STER 6CH 103DB 20TSSOP
標(biāo)準(zhǔn)包裝: 74
位數(shù): 24
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 6
電壓電源: 單電源
功率耗散(最大): 455mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 20-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 20-TSSOP
包裝: 管件
輸出數(shù)目和類型: 6 電壓,單極
采樣率(每秒): 192k
產(chǎn)品目錄頁面: 757 (CN2011-ZH PDF)
配用: 598-1153-ND - BOARD EVAL FOR CS4361
其它名稱: 598-1057-5
12
CS4361
Confidential Draft
9/30/11
4. APPLICATIONS
The CS4361 accepts data at standard audio sample rates including 48, 44.1 and 32 kHz in SSM, 96, 88.2 and
64 kHz in DSM, and 192, 176.4 and 128 kHz in QSM. Audio data is input via the serial data input pin (SDIN). The
Left/Right Clock (LRCK) determines which channel is currently being input on SDIN, and the optional Serial Clock
(SCLK) clocks audio data into the input data buffer.
4.1
Master Clock
MCLK/LRCK must be an integer ratio as shown in Table 1. The LRCK frequency is equal to Fs, the frequen-
cy at which words for each channel are input to the device. The MCLK-to-LRCK frequency ratio and speed
mode is detected automatically during the initialization sequence by counting the number of MCLK transi-
tions during a single LRCK period and by detecting the absolute speed of MCLK. Internal dividers are set
to generate the proper clocks. Table 1 illustrates several standard audio sample rates and the required
MCLK and LRCK frequencies. Please note there is no required phase relationship, but MCLK, LRCK, and
SCLK must be synchronous.
Table 1. Common Clock Frequencies
4.2
Serial Clock
The serial clock controls the shifting of data into the input data buffers. The CS4361 supports both external
and internal serial clock generation modes. Refer to Figures 7-10 for data formats.
4.2.1
External Serial Clock Mode
The CS4361 will enter the External Serial Clock Mode when 16 low-to-high transitions are detected on
the DEM/SCLK pin during any phase of the LRCK period. When this mode is enabled, the Internal Serial
Clock Mode and de-emphasis filter cannot be accessed. The CS4361 will switch to Internal Serial Clock
Mode if no low-to-high transitions are detected on the DEM/SCLK pin for two consecutive frames of
LRCK. Refer to Figure 12.
4.2.2
Internal Serial Clock Mode
In the Internal Serial Clock Mode, the serial clock is internally derived and synchronous with MCLK and
LRCK. The SCLK/LRCK frequency ratio is either 32, 48, 64, or 72 depending upon data format. Operation
in this mode is identical to operation with an external serial clock synchronized with LRCK. This mode al-
lows access to the digital de-emphasis function. Refer to Figures 7 - 12 for details.
LRCK
(kHz)
MCLK (MHz)
64x
96x
128x
192x
256x
384x
512x
768x
1024x
1152x
32
-
---
8.1920
12.2880
-
32.7680
36.8640
44.1
-
---
11.2896
16.9344
22.5792
33.8680
45.1580
-
48
-
---
12.2880
18.4320
24.5760
36.8640
49.1520
-
64
-
8.1920
12.2880
-
32.7680
49.1520
-
88.2
-
11.2896
16.9344
22.5792
33.8680
-
96
-
12.2880
18.4320
24.5760
36.8640
-
128
8.1920
12.2880
-
32.7680
49.1520
-
176.4
11.2896
16.9344
22.5792
33.8680
-
192
12.2880
18.4320
24.5760
36.8640
-
Mode
QSM
DSM
SSM
相關(guān)PDF資料
PDF描述
VI-J5Y-MZ-F1 CONVERTER MOD DC/DC 3.3V 16.5W
VI-J5X-MZ-F4 CONVERTER MOD DC/DC 5.2V 25W
VI-JT3-MZ-F3 CONVERTER MOD DC/DC 24V 25W
VI-JT3-MZ-F2 CONVERTER MOD DC/DC 24V 25W
M83723/96R1412N CONN PLUG 12POS STRAIGHT W/PINS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CS4361-CZZR 功能描述:數(shù)模轉(zhuǎn)換器- DAC IC 105dB 24-bit 192kHz 6ch DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時(shí)間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
CS4361-DZZ 制造商:CIRRUS 制造商全稱:Cirrus Logic 功能描述:20-pin, 24-bit, 192 kHz, 6-channel D/A Converter
CS4362 制造商:CIRRUS 制造商全稱:Cirrus Logic 功能描述:114 dB, 192 kHz 6-Channel D/A Converter
CS4362_04 制造商:CIRRUS 制造商全稱:Cirrus Logic 功能描述:114 dB, 192 kHz 6-channel D/A Converter
CS4362_08 制造商:CIRRUS 制造商全稱:Cirrus Logic 功能描述:114 dB, 192 kHz 6-Channel D/A Converter