The asynchronous bus arbitration is enabled by internal" />
參數(shù)資料
型號(hào): DSP56321VL220
廠商: Freescale Semiconductor
文件頁(yè)數(shù): 28/84頁(yè)
文件大小: 0K
描述: IC DSP 24BIT 220MHZ 196-MAPBGA
標(biāo)準(zhǔn)包裝: 126
系列: DSP56K/Symphony
類(lèi)型: 定點(diǎn)
接口: 主機(jī)接口,SSI,SCI
時(shí)鐘速率: 220MHz
非易失內(nèi)存: ROM(576 B)
芯片上RAM: 576kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 1.60V
工作溫度: -40°C ~ 100°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 196-FBGA
供應(yīng)商設(shè)備封裝: 196-MAPBGA(15x15)
包裝: 托盤(pán)
DSP56321 Technical Data, Rev. 11
2-14
Freescale Semiconductor
Specifications
The asynchronous bus arbitration is enabled by internal synchronization circuits on BG and BB inputs. These
synchronization circuits add delay from the external signal until it is exposed to internal logic. As a result of this
delay, a DSP56300 part may assume mastership and assert BB, for some time after BG is deasserted. This is the
reason for timing 250.
Once BB is asserted, there is a synchronization delay from BB assertion to the time this assertion is exposed to other
DSP56300 components that are potential masters on the same bus. If BG input is asserted before that time, and BG
is asserted and BB is deasserted, another DSP56300 component may assume mastership at the same time.
Therefore, some non-overlap period between one BG input active to another BG input active is required. Timing 251
ensures that overlaps are avoided.
2.4.6
Host Interface Timing
Figure 2-12.
Asynchronous Bus Arbitration Timing
Table 2-10.
Host Interface Timings1,2,12
No.
Characteristic10
Expression
200 MHz
220 MHz
240 MHz
275 MHz
Uni
t
Min
Max
Min
Max
Min
Max
Min
Max
317
Read data strobe assertion width
5
HACK assertion width
TC + 4.95
9.95
9.05
8.3
7.77
ns
318
Read data strobe deassertion width5
HACK deassertion width
4.95
4.5
4.13
4.0
ns
319
Read data strobe deassertion width5 after
“Last Data Register” reads8,11, or between two
consecutive CVR, ICR, or ISR reads
3
HACK deassertion width after “Last Data
Register” reads8,11
2.5
× T
C + 3.3
15.8
14.7
13.7
12.39
ns
320
Write data strobe assertion width
6
6.6
6.0
5.5
5.1
ns
321
Write data strobe deassertion width8
HACK write deassertion width
after ICR, CVR and “Last Data Register”
writes
after IVR writes, or
after TXH:TXM:TXL writes (with HLEND=
0), or
after TXL:TXM:TXH writes (with HLEND =
1)
2.5
× TC + 3.3 15.8
8.25
14.7
7.5
13.7
6.88
12.39
6.28
ns
322
HAS assertion width
4.95
4.5
4.13
4.0
ns
BG1
BB
251
BG2
250
250+251
相關(guān)PDF資料
PDF描述
MAX6655MEE+T IC TEMP SENSOR 4CH 16-QSOP
EP1K30FC256-2N IC ACEX 1K FPGA 30K 256-FBGA
RS3-1212S/H3 CONV DC/DC 3W 9-18VIN 12VOUT
VE-B12-CV-F3 CONVERTER MOD DC/DC 15V 150W
MAX6699UE34+T IC TEMP MONITOR 5CH 16TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DSP56321VL240 功能描述:數(shù)字信號(hào)處理器和控制器 - DSP, DSC 24 BIT DSP PBFREE RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線(xiàn)寬度:16 bit 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時(shí)鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時(shí)器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
DSP56321VL275 功能描述:數(shù)字信號(hào)處理器和控制器 - DSP, DSC 24 BIT DSP PBFREE RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線(xiàn)寬度:16 bit 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時(shí)鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時(shí)器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
DSP56321VL275 制造商:Freescale Semiconductor 功能描述:Digital Signal Processor (DSP) IC
DSP56362 制造商:FREESCALE 制造商全稱(chēng):Freescale Semiconductor, Inc 功能描述:24-Bit Audio Digital Signal Processor
DSP56362AD 制造商:MOTOROLA 制造商全稱(chēng):Motorola, Inc 功能描述:24-Bit Audio Digital Signal Processor