參數(shù)資料
型號(hào): EP4S40G5H40I3
廠商: Altera
文件頁(yè)數(shù): 28/82頁(yè)
文件大?。?/td> 0K
描述: IC STRATIX IV FPGA 530K 1517HBGA
產(chǎn)品培訓(xùn)模塊: Three Reasons to Use FPGA's in Industrial Designs
標(biāo)準(zhǔn)包裝: 3
系列: STRATIX® IV GT
LAB/CLB數(shù): 21248
邏輯元件/單元數(shù): 531200
RAM 位總計(jì): 28033024
輸入/輸出數(shù): 654
電源電壓: 0.92 V ~ 0.98 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 1517-BBGA 裸露焊盤
供應(yīng)商設(shè)備封裝: 1517-HBGA(42.5x42.5)
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
1–26
Switching Characteristics
March 2014
Altera Corporation
Stratix IV Device Handbook
Volume 4: Device Datasheet and Addendum
Rise/fall time
0.2
0.2
0.2
UI
Duty cycle
45
55
45
55
45
55
%
Peak-to-peak
differential input
voltage
200
1200
200
1200
200
1200
mV
On-chip termination
resistors
100
100
100
VICM
1200 ± 10%
mV
Transmitter REFCLK
Phase Noise
10 Hz
-50
-50
-50
dBc/Hz
100 Hz
-80
-80
-80
dBc/Hz
1 KHz
-110
-110
-110
dBc/Hz
10 KHz
-120
-120
-120
dBc/Hz
100 KHz
-120
-120
-120
dBc/Hz
1 MHz
-130
-130
-130
dBc/Hz
Transmitter REFCLK
Phase Jitter (rms)
for 100 MHz
10 KHz to
20 MHz
——
3
3
3
ps
RREF
——
2000
± 1%
2000
± 1%
——
2000
± 1%
Transceiver Clocks
Calibration block
clock frequency
10
125
10
125
10
125
MHz
reconfig_clk
clock frequency
Dynamic
reconfiguration
clock frequency
2.5/
37.5
——
2.5/
37.5
—50
2.5/
37.5
—50
MHz
fixedclk
clock
frequency
PCIe Receiver
Detect
125
125
125
MHz
Delta time between
reconfig_clks
——
2
2
2
ms
Transceiver block
minimum
(gxb_powerdown)
power-down pulse
width
——
1
1
1
s
Receiver
Supported I/O
Standards
1.4 V PCML, 1.5 V PCML, 2.5 V PCML, LVPECL, LVDS
Data rate (Single
width,
non-PMA Direct) (16)
600
3750
600
3750
600
3750
Mbps
Table 1–24. Transceiver Specifications for Stratix IV GT Devices (Part 2 of 8)
Symbol/
Description
Conditions
–1 Industrial Speed
Grade
–2 Industrial Speed
Grade
–3 Industrial Speed
Grade
Unit
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
相關(guān)PDF資料
PDF描述
24AA32AT-I/SM IC EEPROM 32KBIT 400KHZ 8SOIC
HMC50DRXN CONN EDGECARD 100PS DIP .100 SLD
EP4S100G4F45I3 IC STRATIX IV FPGA 360K 1932FBGA
HMC50DRXH CONN EDGECARD 100PS DIP .100 SLD
FMC25DRXI CONN EDGECARD 50POS DIP .100 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP4S40G5H40I3N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV 21248 LABs 654 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SE110 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:Stratix IV Device
EP4SE230 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:Stratix IV Device
EP4SE230F29C2 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV E 9120 LABs 488 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SE230F29C2N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV E 9120 LABs 488 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256