參數(shù)資料
型號: EPC2TI32N
廠商: Altera
文件頁數(shù): 8/26頁
文件大小: 0K
描述: IC CONFIG DEVICE 1.6MBIT 32-TQFP
產(chǎn)品培訓(xùn)模塊: Three Reasons to Use FPGA's in Industrial Designs
標(biāo)準(zhǔn)包裝: 250
系列: EPC
可編程類型: 系統(tǒng)內(nèi)可編程
存儲容量: 1.6Mb
電源電壓: 3 V ~ 3.6 V,4.5 V ~ 5.5 V
工作溫度: -40°C ~ 85°C
封裝/外殼: 32-TQFP
供應(yīng)商設(shè)備封裝: 32-TQFP(7x7)
包裝: 托盤
產(chǎn)品目錄頁面: 604 (CN2011-ZH PDF)
其它名稱: 544-1648
Page 16
Timing Information
Configuration Devices for SRAM-Based LUT Devices
January 2012
Altera Corporation
Timing Information
Figure 5 shows the timing waveform when using a configuration device.
Table 8 lists the timing parameters when using EPC2 devices at 3.3 V.
Figure 5. Timing Waveform Using a Configuration Device
Note to Figure 5:
(1) The EPC2 device drives DCLK low and DATA high after configuration. The EPC1 and EPC1441 devices drive DCLK low and tri-state DATA after
configuration.
DD
D
0
1
2
3
Dn
Tri-State
User Mode
(1)
tOEZX
tPOR
tCH
tCL
tDSU
tCO
tDH
Tri-State
OE/nSTATUS
nCS/CONF_DONE
DCLK
DATA
User I/O
INIT_DONE
nINIT_CONF or VCC/nCONFIG
Table 8. Timing Parameters when Using EPC2 devices at 3.3 V
Symbol
Parameter
Min
Typ
Max
Units
tPOR
POR delay (1)
——
200
ms
tOEZX
OE
high to DATA output enabled
80
ns
tCE
OE
high to first rising edge on DCLK
——
300
ns
tDSU
Data
setup time before rising edge on DCLK
30
ns
tDH
Data
hold time after rising edge on DCLK
0—
ns
tCO
DCLK
to DATA out
30
ns
tCDOE
DCLK
to DATA enable/disable
30
ns
fCLK
DCLK
frequency
5
7.7
12.5
MHz
tMCH
DCLK
high time for the first device in the configuration chain
40
65
100
ns
tMCL
DCLK
low time for the first device in the configuration chain
40
65
100
ns
tSCH
DCLK
high time for subsequent devices
40
ns
tSCL
DCLK
low time for subsequent devices
40
ns
tCASC
DCLK
rising edge to nCASC
25
ns
tCCA
nCS
to nCASC cascade delay
15
ns
tOEW
OE
low pulse width (reset) to guarantee counter reset
100
ns
tOEC
OE
low (reset) to DCLK disable delay
30
ns
tNRCAS
OE
low (reset) to nCASC delay
30
ns
Note to Table 8:
(1) During initial power-up, a POR delay occurs to permit voltage levels to stabilize. Subsequent reconfigurations do not incur this delay.
相關(guān)PDF資料
PDF描述
TNY267GN-TL IC OFFLINE SWIT OTP OCP HV 8SMD
GRM1885C2A361JA01D CAP CER 360PF 100V 5% NP0 0603
XC17S30AVO8C IC PROM SER 300K 8-SOIC
FMM18DSEH CONN EDGECARD 36POS .156 EYELET
EPC2TI32 IC CONFIG DEVICE 1.6MBIT 32-TQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPC3.3SC36-A 功能描述:DC/DC轉(zhuǎn)換器 50 Watts 3.3 Volts RoHS:否 制造商:Murata 產(chǎn)品: 輸出功率: 輸入電壓范圍:3.6 V to 5.5 V 輸入電壓(標(biāo)稱): 輸出端數(shù)量:1 輸出電壓(通道 1):3.3 V 輸出電流(通道 1):600 mA 輸出電壓(通道 2): 輸出電流(通道 2): 安裝風(fēng)格:SMD/SMT 封裝 / 箱體尺寸:
EPC30 制造商:TDK 制造商全稱:TDK Electronics 功能描述:Ferrite Cores For Power Supply and Signal Transformer EPC Cores
EPC300 制造商:EPC 制造商全稱:EPC 功能描述:High sensitive photodiodes
EPC3001 制造商:PCA 制造商全稱:PCA ELECTRONICS INC. 功能描述:Flyback Transformer
EPC3005 制造商:PCA 制造商全稱:PCA ELECTRONICS INC. 功能描述:Flyback Transformer