參數(shù)資料
型號(hào): GS8161Z36D-200I
廠商: GSI TECHNOLOGY
元件分類(lèi): SRAM
英文描述: 512K X 36 ZBT SRAM, 6.5 ns, PBGA165
封裝: 13 X 15 MM, 1 MM PITCH, FBGA-165
文件頁(yè)數(shù): 2/36頁(yè)
文件大小: 939K
代理商: GS8161Z36D-200I
GS8161Z18(T/D)/GS8161Z32(D)/GS8161Z36(T/D)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 2.15 11/2004
10/36
1998, GSI Technology
Synchronous Truth Table
Operation
Type Address CK CKE ADV W Bx E1 E2 E3 G ZZ
DQ
Notes
Read Cycle, Begin Burst
R
External
L-H
L
H
X
L
H
L
Q
Read Cycle, Continue Burst
B
Next
L-H
L
H
X
L
Q
1,10
NOP/Read, Begin Burst
R
External
L-H
L
H
X
L
H
L
H
L
High-Z
2
Dummy Read, Continue Burst
B
Next
L-H
L
H
X
H
L
High-Z
1,2,10
Write Cycle, Begin Burst
W
External
L-H
L
H
L
X
L
D
3
Write Cycle, Continue Burst
B
Next
L-H
L
H
X
L
X
L
D
1,3,10
Write Abort, Continue Burst
B
Next
L-H
L
H
X
H
X
L
High-Z 1,2,3,10
Deselect Cycle, Power Down
D
None
L-H
L
X
H
X
L
High-Z
Deselect Cycle, Power Down
D
None
L-H
L
X
H
X
L
High-Z
Deselect Cycle, Power Down
D
None
L-H
L
X
L
X
L
High-Z
Deselect Cycle
D
None
L-H
L
H
L
H
L
X
L
High-Z
1
Deselect Cycle, Continue
D
None
L-H
L
H
X
L
High-Z
1
Sleep Mode
None
X
H
High-Z
Clock Edge Ignore, Stall
Current
L-H
H
X
L
-
4
Notes:
1. Continue Burst cycles, whether read or write, use the same control inputs. A Deselect continue cycle can only be entered into if a Dese-
lect cycle is executed first.
2. Dummy Read and Write abort can be considered NOPs because the SRAM performs no operation. A Write abort occurs when the W
pin is sampled low but no Byte Write pins are active so no write operation is performed.
3. G can be wired low to minimize the number of control signals provided to the SRAM. Output drivers will automatically turn off during
write cycles.
4. If CKE High occurs during a pipelined read cycle, the DQ bus will remain active (Low Z). If CKE High occurs during a write cycle, the bus
will remain in High Z.
5.
X = Don’t Care; H = Logic High; L = Logic Low; Bx = High = All Byte Write signals are high; Bx = Low = One or more Byte/Write
signals are Low
6. All inputs, except G and ZZ must meet setup and hold times of rising clock edge.
7. Wait states can be inserted by setting CKE high.
8. This device contains circuitry that ensures all outputs are in High Z during power-up.
9. A 2-bit burst counter is incorporated.
10. The address counter is incriminated for all Burst continue cycles.
相關(guān)PDF資料
PDF描述
GS8161Z36T-166T 512K X 36 ZBT SRAM, 7 ns, PQFP100
GS8182S18BD-300IT 1M X 18 DDR SRAM, 0.45 ns, PBGA165
GS8182S18BD-250I 1M X 18 DDR SRAM, 0.45 ns, PBGA165
GS8182S18BD-300I 1M X 18 DDR SRAM, 0.45 ns, PBGA165
GS8182T08GBD-167IT 2M X 8 DDR SRAM, 0.5 ns, PBGA165
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS8161Z36D-200IT 制造商:GSI 制造商全稱(chēng):GSI Technology 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8161Z36D-200T 制造商:GSI 制造商全稱(chēng):GSI Technology 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8161Z36D-225 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8161Z36D-225I 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8161Z36D-225IT 制造商:GSI 制造商全稱(chēng):GSI Technology 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM