參數(shù)資料
型號: GS832236B-225
廠商: GSI TECHNOLOGY
元件分類: SRAM
英文描述: 1M X 36 CACHE SRAM, 7 ns, PBGA119
封裝: 14 X 22 MM, 1.27 MM PITCH, FBGA-119
文件頁數(shù): 25/46頁
文件大?。?/td> 1592K
代理商: GS832236B-225
GS832218(B/E)/GS832236(B/E)/GS832272(C)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.07a 12/2007
31/46
2001, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
Select DR
Capture DR
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
Select IR
Capture IR
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
Test Logic Reset
Run Test Idle
0
1
0
1
0
1
0
1
0
1
0
1
10
0
1
11
1
相關(guān)PDF資料
PDF描述
GS832236E-225IV 1M X 36 CACHE SRAM, 7 ns, PBGA165
GS8322Z18E-225VT 2M X 18 ZBT SRAM, 7 ns, PBGA165
GS8322ZV72GC-150IT 512K X 72 ZBT SRAM, 8.5 ns, PBGA209
GS8322ZV36GB-200T 1M X 36 ZBT SRAM, 7.5 ns, PBGA119
GS8322ZV36GE-225IT 1M X 36 ZBT SRAM, 7 ns, PBGA165
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS832236B-250 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 36MBIT 1MX36 6.5NS/2.5NS 119FBGA - Trays
GS832236E-150 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 36MBIT 1MX36 8.5NS/3.8NS 165FBGA - Trays
GS832236E-150I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 36MBIT 1MX36 8.5NS/3.8NS 165FBGA - Trays
GS832236E-150IT 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 36MBIT 1MX36 8.5NS/3.8NS 165FBGA - Tape and Reel
GS832236E-150IV 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 36MBIT 1MX36 8.5NS/3.8NS 165FPBGA - Trays