11 FN7693.2 May 2, 2011 Switching Specifications Boldface limits apply over the operating temp" />
參數(shù)資料
型號: KAD5510P-25Q48
廠商: Intersil
文件頁數(shù): 3/31頁
文件大小: 0K
描述: IC ADC 10BIT CMOS 250MSPS 48QFN
標(biāo)準(zhǔn)包裝: 40
系列: FemtoCharge™
位數(shù): 10
采樣率(每秒): 250M
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 254mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-VFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 48-QFN(7x7)
包裝: 托盤
輸入數(shù)目和類型: *
KAD5510P
11
FN7693.2
May 2, 2011
Switching Specifications Boldface limits apply over the operating temperature range, -40°C to +85°C.
PARAMETER
CONDITION
SYMBOL
MIN
(Note 8)
TYP
MAX
(Note 8)
UNITS
ADC OUTPUT
Aperture Delay
tA
375
ps
RMS Aperture Jitter
jA
60
fs
Output Clock to Data Propagation Delay,
LVDS Mode (Note 10)
DDR Rising Edge
tDC
-260
-50
120
ps
DDR Falling Edge
tDC
-160
10
230
ps
SDR Falling Edge
tDC
-260
-40
230
ps
Output Clock to Data Propagation Delay,
CMOS Mode (Note 10)
DDR Rising Edge
tDC
-220
-10
200
ps
DDR Falling Edge
tDC
-310
-90
110
ps
SDR Falling Edge
tDC
-310
-50
200
ps
Latency (Pipeline Delay)
L
7.5
cycles
Overvoltage Recovery
tOVR
1cycles
SPI INTERFACE (Notes 11, 12)
SCLK Period
Write Operation
t
CLK
16
cycles
(Note 11)
Read Operation
tCLK
66
cycles
SCLK Duty Cycle (tHI/tCLK or tLO/tCLK)
Read or Write
25
50
75
%
CSB
↓ to SCLK↑ Setup Time
Read or Write
tS
1
cycles
CSB
↑ after SCLK↑ Hold Time
Read or Write
tH
3
cycles
Data Valid to SCLK
↑ Setup Time
Write
tDSW
1
cycles
Data Valid after SCLK
↑ Hold Time
Write
tDHW
3
cycles
Data Valid after SCLK
↓ Time
Read
tDVR
16.5
cycles
Data Invalid after SCLK
↑ Time
Read
tDHR
3
cycles
Sleep Mode CSB
↓ to SCLK↑ Setup Time
(Note 13)
Read or Write in Sleep Mode
tS
150
s
NOTES:
8. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
9. The Tri-Level Inputs internal switching thresholds are approximately 0.43V and 1.34V. It is advised to float the inputs, tie to ground or AVDD depending
on desired function.
10. The input clock to output clock delay is a function of sample rate, using the output clock to latch the data simplifies data capture for most
applications. Contact factory for more info if needed.
11. SPI Interface timing is directly proportional to the ADC sample period (4ns at 250Msps).
12. The SPI may operate asynchronously with respect to the ADC sample clock but the ADC sample clock must be active to access SPI registers.
13. The CSB setup time increases in sleep mode due to the reduced power state, CSB setup time in Nap mode is equal to normal mode CSB setup time
(4ns min).
相關(guān)PDF資料
PDF描述
KAD5510P-50Q72 IC ADC 10BIT 500MSPS SGL 72-QFN
KAD5512HP-17Q72 IC ADC 12BIT 170MSPS SGL 72-QFN
KAD5512P-17Q72 IC ADC 12BIT 170MSPS SGL 72-QFN
KAD5514P-12Q72 IC ADC 14BIT 125MSPS SGL 72-QFN
KAD5610P-25Q72 IC ADC 10BIT 250MSPS DUAL 72-QFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KAD5510P-50 制造商:未知廠家 制造商全稱:未知廠家 功能描述:10-Bit, 500MSPS A/D Converter
KAD5510P-50_09 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:10-Bit, 500MSPS A/D Converter
KAD5510P-50_0910 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:10-Bit, 500MSPS A/D Converter
KAD5510P-50Q72 功能描述:IC ADC 10BIT 500MSPS SGL 72-QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:FemtoCharge™ 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:250 系列:- 位數(shù):12 采樣率(每秒):1.8M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):1.82W 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-LQFP 供應(yīng)商設(shè)備封裝:48-LQFP(7x7) 包裝:管件 輸入數(shù)目和類型:2 個單端,單極
KAD5512HP 制造商:未知廠家 制造商全稱:未知廠家 功能描述:High Performance 12-Bit, 250/210/170/125MSPS ADC