參數(shù)資料
型號: LAMXO640E-3TN100E
廠商: Lattice Semiconductor Corporation
文件頁數(shù): 9/77頁
文件大?。?/td> 0K
描述: IC FPGA 640LUTS 100TQFP
標(biāo)準(zhǔn)包裝: 90
系列: LA-MachXO
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時間 tpd(1): 4.9ns
電壓電源 - 內(nèi)部: 1.14 V ~ 1.26 V
宏單元數(shù): 320
輸入/輸出數(shù): 74
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 100-LQFP
供應(yīng)商設(shè)備封裝: 100-TQFP(14x14)
包裝: 托盤
2-14
Architecture
Lattice Semiconductor
LA-MachXO Automotive Family Data Sheet
PIO Groups
On the LA-MachXO devices, PIO cells are assembled into two different types of PIO groups, those with four PIO
cells and those with six PIO cells. PIO groups with four IOs are placed on the left and right sides of the device while
PIO groups with six IOs are placed on the top and bottom. The individual PIO cells are connected to their respec-
tive sysIO buffers and PADs.
On all LA-MachXO devices, two adjacent PIOs can be joined to provide a complementary Output driver pair. The I/
O pin pairs are labeled as "T" and "C" to distinguish between the true and complement pins.
The LA-MachXO1200 and LA-MachXO2280 devices contain enhanced I/O capability. All PIO pairs on these larger
devices can implement differential receivers. In addition, half of the PIO pairs on the left and right sides of these
devices can be congured as LVDS transmit/receive pairs. PIOs on the top of these larger devices also provide PCI
support.
Figure 2-15. Group of Four Programmable I/O Cells
Figure 2-16. Group of Six Programmable I/O Cells
PIO
The PIO blocks provide the interface between the sysIO buffers and the internal PFU array blocks. These blocks
receive output data from the PFU array and a fast output data signal from adjacent PFUs. The output data and fast
PIO B
PIO C
PIO D
PIO A
PADA "T"
PADB "C"
PADC "T"
PADD "C"
Four PIOs
This structure is used on the
left and right of MachXO devices
PIO B
PIO C
PIO D
PIO A
PADA "T"
PADB "C"
PADC "T"
PADD "C"
Six PIOs
PIO E
PIO F
PADE "T"
PADF "C"
This structure is used on the top
and bottom of MachXO devices
相關(guān)PDF資料
PDF描述
EMM06DRSH-S288 CONN EDGECARD 12POS .156 EXTEND
RCM12DRXS CONN EDGECARD 24POS DIP .156 SLD
MAX6476TA30BD3+T IC REG LDO 3V/ADJ .3A 8-TDFN
LAMXO640C-3TN100E IC FPGA AUTO 640LUTS 100TQFP
MAX8518EUB+T IC REG LDO ADJ 1A 10-UMAX
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LAMXO640E-3TN144E 功能描述:CPLD - 復(fù)雜可編程邏輯器件 Auto Grade (AEC-Q100 ) MachXO640E RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
LAMXO640LUTSC-3FTN256E 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet
LAMXO640LUTSC-3FTN324E 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet
LAMXO640LUTSC-3TN100E 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet
LAMXO640LUTSC-3TN144E 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet