參數(shù)資料
型號: LTC6946IUFD-2#TRPBF
廠商: Linear Technology
文件頁數(shù): 19/30頁
文件大?。?/td> 0K
描述: IC INTEGER-N PLL W/VCO 28QFN
軟件下載: PLLWizard™
PLLWizard™, with .NET 2.0 installer
標準包裝: 2,500
類型: 時鐘/頻率合成器(RF/IF),分數(shù)-N,整數(shù)-N,
PLL:
輸入: 時鐘
輸出: 時鐘
電路數(shù): 1
比率 - 輸入:輸出: 1:1
差分 - 輸入:輸出: 是/是
頻率 - 最大: 4.91GHz
除法器/乘法器: 是/是
電源電壓: 3.15 V ~ 5.25 V
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 28-WFQFN 裸露焊盤
供應商設備封裝: 28-QFN(4x5)
包裝: 帶卷 (TR)
LTC6946
26
6946fa
Figure 18. Example SMT Balun Connection
Figure 19. Example TL Balun Connection
APPLICATIONS INFORMATION
SUPPLY BYPASSING AND PCB LAYOUT GUIDELINES
Care must be taken when creating a PCB layout to mini-
mize power supply decoupling and ground inductances.
All power supply V+ pins should be bypassed directly to
the ground plane using a 0.1μF ceramic capacitor as close
to the pin as possible. Multiple vias to the ground plane
should be used for all ground connections, including to
the power supply decoupling capacitors.
The package’s exposed pad is a ground connection, and
must be soldered directly to the PCB land. The PCB land
pattern should have multiple thermal vias to the ground
plane for both low ground inductance and also low thermal
resistance (see Figure 20 for an example). See QFN Pack-
age Users Guide, page 8, on Linear Technology website’s
Packaging Information page for specific recommendations
concerning land patterns and land via solder masks. A link
is provided below.
http://www.linear.com/designtools/packaging/index.jsp
Figure 20. Example Exposed Pad Land Pattern
REFERENCE SIGNAL ROUTING, SPURIOUS AND
PHASE NOISE
The charge pump operates at the PFD’s comparison
frequency fPFD. The resultant output spurious energy is
small and is further reduced by the loop filter before it
modulates the VCO frequency.
However, improper PCB layout can degrade the LTC6946’s
inherent spurious performance. Care must be taken to
prevent the reference signal fREF from coupling onto the
VCO’s tune line, or into other loop filter signals. Example
suggestions are the following.
1. Do not share power supply decoupling capacitors
between same voltage power supply pins.
2. Use separate ground vias for each power supply de-
coupling capacitor, especially those connected to VREF+,
VCP+, and VVCO+.
3. Physically separate the reference frequency signal from
the loop filter and VCO.
4. Do not place a trace between the CMA, CMB and CMC
pads underneath the package as worse phase noise
could result.
LTC6946
VRF
+
RF
RF+
TO 50Ω
LOAD
6946 F18
12
BALUN
2
3
1
5
4
6
11
BALUN PIN CONFIGURATION
1
2
3
4
5
6
UNBALANCED PORT
GND OR DC FEED
BALANCED PORT
GND
NC
LTC6946
VRF
+
RF
RF+
TO 50Ω
LOAD
PRI
SEC
6946 F19
12
11
6946 F20
相關PDF資料
PDF描述
LTC6946IUFD-1#TRPBF IC INTEGER-N PLL W/VCO 28QFN
X9410WV24IZ IC XDCP DUAL 64-TAP 10K 24-TSSOP
X9410WV24IT1 IC XDCP DUAL 64-TAP 10K 24-TSSOP
M83723/78W20397 CONN PLUG 39POS STRAIGHT W/PINS
ADF4106SCPZ-EP-R7 IC PLL FREQ SYNTHESIZER 20LFCSP
相關代理商/技術參數(shù)
參數(shù)描述
LTC6946IUFD-3#PBF 功能描述:IC INTEGER-N PLL W/VCO 28-QFN RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:2,000 系列:- 類型:PLL 頻率合成器 PLL:是 輸入:晶體 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/無 頻率 - 最大:1GHz 除法器/乘法器:是/無 電源電壓:4.5 V ~ 5.5 V 工作溫度:-20°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-LSSOP(0.175",4.40mm 寬) 供應商設備封裝:16-SSOP 包裝:帶卷 (TR) 其它名稱:NJW1504V-TE1-NDNJW1504V-TE1TR
LTC6946IUFD-3#TRPBF 功能描述:IC INTEGER-N PLL W/VCO 28QFN RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
LTC6946-x 制造商:LINER 制造商全稱:Linear Technology 功能描述:16-Bit, 20Msps Low Noise Dual ADC
LTC694C 制造商:LINER 制造商全稱:Linear Technology 功能描述:Microprocessor Supervisory Circuits
LTC694C-3.3 制造商:LINER 制造商全稱:Linear Technology 功能描述:3.3V Microprocessor Supervisory Circuits