參數(shù)資料
型號: M390S3323DT1-C7A
元件分類: DRAM
英文描述: 32M X 72 SYNCHRONOUS DRAM MODULE, 5.4 ns, DMA168
封裝: DIMM-168
文件頁數(shù): 5/12頁
文件大?。?/td> 108K
代理商: M390S3323DT1-C7A
M390S3323DT1
PC133 Registered DIMM
Rev. 0.1 Sept. 2001
PIN CONFIGURATION DESCRIPTION
Pin
Name
Input Function
CLK
System clock
Active on the positive going edge to sample all inputs.
CS
Chip select
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and DQM
CKE0,CKE1
Clock enable
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disable input buffers for power down in standby.
CKE should be enabled 1CLK+tss prior to valid command.
A0 ~ A11
Address
Row/column addresses are multiplexed on the same pins.
Row address : RA0 ~ RA11, Column address : CA0 ~ CA9
BA0 ~ BA1
Bank select address
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
RAS
Row address strobe
Latches row addresses on the positive going edge of the CLK with RAS
low.
Enables row access & precharge.
CAS
Column address strobe
Latches column addresses on the positive going edge of the CLK with CAS low.
Enables column access.
WE
Write enable
Enables write operation and row precharge.
Latches data in starting from CAS, WE active.
DQM0 ~ 7
Data input/output mask
Makes data output Hi-Z, tSHZ after the clock and masks the output.
Blocks data input when DQM active. (Byte masking)
REGE
Register enable
The device operates in the transparent mode when REGE is low. When REGE is high,
the device operates in the registered mode. In registered mode, the Address and con-
trol inputs are latched if CLK is held at a high or low logic level. the inputs are stored in
the latch/flip-flop on the rising edge of CLK. REGE is tied to VDD through 10K ohm
Resistor on PCB. So if REGE of module is floating, this module will be operated as reg-
istered mode.
DQ0 ~ 63
Data input/output
Data inputs/outputs are multiplexed on the same pins.
CB0 ~ 7
Check bit
Check bits for ECC.
VDD /VSS
Power supply/ground
Power and ground for the input buffers and the core logic.
相關(guān)PDF資料
PDF描述
M391T2953CZ3-CCC 128M X 72 DDR DRAM MODULE, 0.6 ns, DMA240
M3933/16-55N 0 MHz - 18000 MHz RF/MICROWAVE FIXED ATTENUATOR
M3933/16-55S 0 MHz - 18000 MHz RF/MICROWAVE FIXED ATTENUATOR
M3933/16-56N 0 MHz - 18000 MHz RF/MICROWAVE FIXED ATTENUATOR
M3933/16-56S 0 MHz - 18000 MHz RF/MICROWAVE FIXED ATTENUATOR
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M390S6450CT1 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Mx72 SDRAM DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAMs with SPD
M390S6450CT1-C7A 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Mx72 SDRAM DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAMs with SPD
M390S6450CT1-C7C 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Mx72 SDRAM DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAMs with SPD
M390S6450ET1-C7A 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:168pin Registered Module based on 256Mb E-die with 72-bit ECC
M390S6450ET1-C7A00 制造商:Samsung 功能描述:256 SDRAM MODULE X72 TSOP2-400 - Trays