The fundamental architecture of ispMACH 4A devices (Figure 1) consists of multiple, optimi" />
參數(shù)資料
型號: M4A3-192/96-6VNC
廠商: Lattice Semiconductor Corporation
文件頁數(shù): 45/62頁
文件大小: 0K
描述: IC CPLD ISP 4A 192MC 144TQFP
標(biāo)準(zhǔn)包裝: 60
系列: ispMACH® 4A
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 6.0ns
電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
宏單元數(shù): 192
輸入/輸出數(shù): 96
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 144-LQFP
供應(yīng)商設(shè)備封裝: 144-TQFP(20x20)
包裝: 托盤
ispMACH 4A Family
5
FUNCTIONAL DESCRIPTION
The fundamental architecture of ispMACH 4A devices (Figure 1) consists of multiple, optimized PAL
blocks interconnected by a central switch matrix. The central switch matrix allows communication between
PAL blocks and routes inputs to the PAL blocks. Together, the PAL blocks and central switch matrix allow
the logic designer to create large designs in a single device instead of having to use multiple devices.
The key to being able to make effective use of these devices lies in the interconnect schemes. In the
ispMACH 4A architecture, the macrocells are flexibly coupled to the product terms through the logic
allocator, and the I/O pins are flexibly coupled to the macrocells due to the output switch matrix. In
addition, more input routing options are provided by the input switch matrix. These resources provide the
flexibility needed to fit designs efficiently.
Notes:
1. 16 for ispMACH 4A devices with 1:1 macrocell-I/O cell ratio (see next page).
2. Block clocks do not go to I/O cells in M4A(3,5)-32/32.
3. M4A(3,5)-192, M4A(3,5)-256, M4A3-384, and M4A3-512 have dedicated clock pins which cannot be used as inputs and do not connect to the central switch
matrix.
I/O
Pins
Clock/Input
Pins
Central
Switch
Matrix
I/O
Pins
I/O
Pins
Dedicated
Input Pins
PAL Block
Logic
Allocator
with XOR
Output/
Buried
Macrocells
33/
34/
36
16
Clock
Generator
Logic
Array
Output
Switch
Matrix
Input
Switch
Matrix
I/O
Cells
16
8
Note 1
Note 2
Note 3
4
PAL Block
17466G-001
Figure 1. ispMACH 4A Block Diagram and PAL Block Structure
相關(guān)PDF資料
PDF描述
HSC44DRTH CONN EDGECARD 88POS DIP .100 SLD
EBM08DCCT CONN EDGECARD 16POS R/A .156 SLD
M5LV-128/120-12YI IC CPLD 128MC 120I/O 160PQFP
HSC44DREN CONN EDGECARD 88POS .100 EYELET
ISL6152CB-T IC CONTROLLER HOT PLUG 14-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M4A3216S601C-A 制造商:Motocraft 功能描述:4x600R 1206 Bead Array
M4A3-256/128-10AC 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High Performance E 2 CMOS In-System Programmable Logic
M4A3-256/128-10AI 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High Performance E 2 CMOS In-System Programmable Logic
M4A3-256/128-10FAC 功能描述:CPLD - 復(fù)雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
M4A3-256/128-10FAI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100