參數(shù)資料
型號: MAX19705ETM+
廠商: Maxim Integrated Products
文件頁數(shù): 35/37頁
文件大小: 0K
描述: IC ANLG FRNT END 48-TQFN
產(chǎn)品培訓模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標準包裝: 43
位數(shù): 10
通道數(shù): 4
功率(瓦特): 28.2mW
電壓 - 電源,模擬: 2.7 V ~ 3.3 V
電壓 - 電源,數(shù)字: 1.8 V ~ 3.3 V
封裝/外殼: 48-WFQFN 裸露焊盤
供應商設備封裝: 48-TQFN-EP(7x7)
包裝: 管件
MAX19705
10-Bit, 7.5Msps, Ultra-Low-Power
Analog Front-End
_______________________________________________________________________________________
7
ELECTRICAL CHARACTERISTICS (continued)
(VDD = 3V, OVDD = 1.8V, internal reference (1.024V), CL
≈ 10pF on all digital outputs, fCLK = 7.5MHz (50% duty cycle), Rx ADC input
amplitude = -0.5dBFS, Tx DAC output amplitude = 0dBFS, differential Rx ADC input, differential Tx DAC output, CREFP = CREFN =
CCOM = 0.33F, unless otherwise noted. CL < 5pF on all aux-DAC outputs. Typical values are at TA = +25°C.) (Note 1)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
Q-DAC DATA to CLK Rise Setup
Time
tDSQ
Figure 5 (Note 2)
10
ns
CLK Fall to I-DAC Data Hold Time
tDHI
Figure 5 (Note 2)
0
ns
CLK Rise to Q-DAC Data Hold
Time
tDHQ
Figure 5 (Note 2)
0
ns
CLK Duty Cycle
50
%
CLK Duty-Cycle Variation
±15
%
Digital Output Rise/Fall Time
20% to 80%
2
ns
SERIAL-INTERFACE TIMING CHARACTERISTICS (Figure 6, Note 2)
Falling Edge of CS to Rising Edge
of First SCLK Time
tCSS
10
ns
DIN to SCLK Setup Time
tDS
10
ns
DIN to SCLK Hold Time
tDH
0ns
SCLK Pulse-Width High
tCH
25
ns
SCLK Pulse-Width Low
tCL
25
ns
SCLK Period
tCP
50
ns
SCLK to CS Setup Time
tCS
10
ns
CS High Pulse Width
tCSW
80
ns
CS High to DOUT Active High
tCSD
Bit AD0 set
200
ns
CS High to DOUT Low (Aux-ADC
Conversion Time)
tCONV
Bit AD0 set, no averaging (see Table 14),
fCLK = 7.5MHz,
CLK divider = 2 (see Table 15)
3.2
s
DOUT Low to CS Setup Time
tDCS
Bit AD0, AD10 set
200
ns
SCLK Low to DOUT Data Out
tCD
Bit AD0, AD10 set
14.5
ns
CS High to DOUT High Impedance
tCHZ
Bit AD0, AD10 set
200
ns
MODE-RECOVERY TIMING CHARACTERISTICS (Figure 7)
From shutdown to Rx mode, ADC settles
to within 1dB SINAD
84.9
Shutdown Wake-Up Time
tWAKE,SD
From shutdown to Tx mode, DAC settles to
within 10 LSB error
26.4
s
From idle to Rx mode with CLK present
during idle, ADC settles to within 1dB SINAD
10.9
Idle Wake-Up Time (With CLK)
tWAKE,ST0
From idle to Tx mode with CLK present
during idle, DAC settles to 10 LSB error
6.0
s
From standby to Rx mode, ADC settles to
within 1dB SINAD
17.6
Standby Wake-Up Time
tWAKE,ST1
From standby to Tx mode, DAC settles to
10 LSB error
25
s
相關PDF資料
PDF描述
MAX19706ETM+T IC ANLG FRNT END 48-TQFN
MAX19707ETM+T IC ANLG FRNT END 48-TQFN
MAX19708ETM+ IC ANLG FRONT END 11MSPS 48-TQFN
MAX19710ETN+T IC ANLG FRNT END 56-TQFN
MAX19711ETN+T IC ANLG FRNT END 56-TQFN
相關代理商/技術參數(shù)
參數(shù)描述
MAX19705ETM+ 功能描述:ADC / DAC多通道 7.5Msps CODEC/AFE 1.8/2.7-3.3V RoHS:否 制造商:Texas Instruments 轉換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX19705ETM+GH7 功能描述:ADC / DAC多通道 10-Bit 7.5Msps Ultra-Low-Power Analog Front-End RoHS:否 制造商:Texas Instruments 轉換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX19705ETM+T 功能描述:ADC / DAC多通道 7.5Msps CODEC/AFE 1.8/2.7-3.3V RoHS:否 制造商:Texas Instruments 轉換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX19705ETM+TGH7 功能描述:ADC / DAC多通道 10-bit 7.5Msps Ultra-Low-Power Analog Front-End RoHS:否 制造商:Texas Instruments 轉換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX19705ETM-T 功能描述:ADC / DAC多通道 RoHS:否 制造商:Texas Instruments 轉換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-40