xvi
Figure 14.3-5
LCDC Control Register 1 (LCR1) ........................................................................................... 354
Figure 14.3-6
LCD Control Register 2 (LCR2) .............................................................................................. 356
Figure 14.3-7
Segment/Common Output Pins and Corresponding Display RAM ......................................... 358
Figure 14.4-1
LCD Controller/Driver Settings ............................................................................................... 360
Figure 14.4-2
Output Waveforms, 1/2 Bias and 1/2 Duty Ratio Example ..................................................... 363
Figure 14.4-3
Segment/Common Connections, Data States and Corresponding Display ............................ 364
Figure 14.4-4
Output Waveforms, 1/3 Bias and 1/3 Duty Ratio Example ..................................................... 366
Figure 14.4-5
Segment/Common Connections, Data States and Corresponding Display ............................ 367
Figure 14.4-6
Output Waveforms, 1/3 Bias and 1/4 Duty Ratio Example ..................................................... 369
Figure 14.4-7
Segment/Common Connections, Data States and Corresponding Display ............................ 370
Figure 15.2-1
Block Diagram of Buzzer Output ............................................................................................ 376
Figure 15.3-1
Block Diagram of P30/PWM1/BZ Pin ..................................................................................... 377
Figure 15.3-2
Buzzer Output Register .......................................................................................................... 377
Figure 15.4-1
Buzzer Register (BZCR) ......................................................................................................... 378
Figure B.2-1
Direct Addressing ................................................................................................................... 388
Figure B.2-2
Extended Addressing .............................................................................................................. 388
Figure B.2-3
Bit Direct Addressing .............................................................................................................. 389
Figure B.2-4
Index Addressing .................................................................................................................... 389
Figure B.2-5
Pointer Addressing ................................................................................................................. 389
Figure B.2-6
General-purpose Register Addressing ................................................................................... 389
Figure B.2-7
Immediate Addressing ............................................................................................................ 390
Figure B.2-8
Vector Addressing .................................................................................................................. 390
Figure B.2-9
Relative Addressing ................................................................................................................ 391
Figure B.2-10
Inherent Addressing ................................................................................................................ 391
Figure B.3-1
JMP @A .................................................................................................................................. 392
Figure B.3-2
MOVW A,PC ........................................................................................................................... 392
Figure B.3-3
MULU A .................................................................................................................................. 393
Figure B.3-4
DIVU A .................................................................................................................................... 393
Figure B.3-5
XCHW A,PC ........................................................................................................................... 393
Figure B.3-6
Example Using XCHW A, PC ................................................................................................. 394
Figure B.3-7
Execution example of CALLV #3 ............................................................................................ 394
Figure D.1-1
Memory Map in EPROM Mode ............................................................................................... 412
Figure D.1-2
Screening Procedure .............................................................................................................. 413
Figure D.3-1
Memory Map of Piggyback/Evaluation Device ....................................................................... 415