參數(shù)資料
型號(hào): MC68MH360AI25L
廠商: Freescale Semiconductor
文件頁(yè)數(shù): 100/158頁(yè)
文件大?。?/td> 0K
描述: IC MPU QUICC 25MHZ 240-FQFP
標(biāo)準(zhǔn)包裝: 24
系列: M683xx
處理器類型: M683xx 32-位
速度: 25MHz
電壓: 5V
安裝類型: 表面貼裝
封裝/外殼: 240-BFQFP
供應(yīng)商設(shè)備封裝: 240-FQFP(32x32)
包裝: 托盤(pán)
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)當(dāng)前第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)
QMC Supplement
Table 2-5 describes the channel mode register’s elds for HDLC operation. Boldfaced
parameters must be initialized by the user.
Table 2-5. CHAMR Field Descriptions (HDLC)
Field
Name
Description
0
MODE
Mode—Each channel has a programmable option whether to use transparent mode or HDLC
mode.
0 Transparent mode
1 HDLC mode
1—
0
2
IDLM
Idle mode.
0 Idle mode is disabled. No idle patterns are transmitted between frames. After transmitting the
NOF + 1 ags, the transmitter starts the data of the frame. If between frames and the frame
buffer is not ready, the transmitter sends ags until it can start transmitting the data. The NOF
shall be greater or equal to the PAD setting; see Section 5.2, “Transmit Buffer Descriptor.” If
NOF = 0, this is identical to ag sharing in HDLC mode. For a high CPM load or with long bus
latencies, the QMC protocol may insert additional ags.
1 Idle mode enabled. At least one idle pattern is transmitted between adjacent frames. If
between frames and the frame buffer is not ready, the transmitter sends idle characters. When
data is ready, the NOF + 1 ags are sent followed by the data frame.
If in IDLE mode and NOF = 1, the following sequence is transmitted:
......init value, FF, FF, ag, ag, data,......
The init value before the idle will be 1’s, in this case it is assumed the transmitter was
uninitialized. An uninitialized SCC transmits 1s in every position.
3
ENT
Enable transmit.
0 Disable transmitter. If this bit is cleared and the channel’s transmitter is routed to a certain
time slot (within TSATTx, see Figure 2-3) the transmitter sends 1’s on this time slot.
1 The transmit portion of the channel is enabled and data is sent according to protocol and to
other control settings.
Note that there is no ENR bit in the QMC protocol. To enable the receiver, the ZDSTATE and
RSTATE parameters shall be set to their initial values.
4–6
Reserved
7
POL
Enable polling. This bit enables the transmitter to poll the transmit buffer descriptors.
0 The CPM does not check the ready bit (R) in the transmit buffer descriptor.
1 The CPM checks the ready bit (R) in the transmit buffer descriptor.
The user can use this bit to prevent unnecessary external bus cycles when checking the ready bit
(R) in the buffer descriptor. This bit should always be set by the software at the beginning of a
transmit sequence of one or more frames. This bit is cleared (0) by the RISC processor when no
more buffers are ready in the transmit queue when it nds a buffer descriptor with the R bit
cleared (0), i. e., at the end of a frame or at the end of a multiframe transmission. In order to
prevent deadlock the software should always prepare the new BD, or multiple BDs, and set (1)
the ready bit in the BD, before setting (1) the POL bit.
Note that as this bit is automatically cleared by the CPM; the user should not attempt to clear this
bit in software.
8
CRC
This bit selects the type of CRC when using the HDLC channel mode.
0 16-bit CCITT-CRC is selected for this channel.
1 32-bit CCITT-CRC is selected.
9—
0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相關(guān)PDF資料
PDF描述
MC68360AI25VL IC MPU QUICC 25MHZ 240-FQFP
MPC603RRX266LC IC MPU 32BIT 266MHZ 255-CBGA
MPC862PCZQ66B IC MPU PWRQUICC 66MHZ 357-PBGA
MPC862PCVR66B IC MPU POWERQUICC 66MHZ 357PBGA
IDT71T75802S166BG8 IC SRAM 18MBIT 166MHZ 119BGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68MH360AI25VL 功能描述:微處理器 - MPU QUICC 2SMC 1SPI RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
MC68MH360AI33L 功能描述:微處理器 - MPU QUICC 2SMC 1SPI RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
MC68MH360CAI25L 功能描述:微處理器 - MPU QUICC 2SMC 1SPI RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
MC68MH360CVR25L 功能描述:微處理器 - MPU QUICC 2SMC 1SPI RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
MC68MH360CZP25L 功能描述:IC MPU QUICC 25MHZ 357-PBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - 微處理器 系列:M683xx 標(biāo)準(zhǔn)包裝:1 系列:MPC85xx 處理器類型:32-位 MPC85xx PowerQUICC III 特點(diǎn):- 速度:1.2GHz 電壓:1.1V 安裝類型:表面貼裝 封裝/外殼:783-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:783-FCPBGA(29x29) 包裝:托盤(pán)