參數(shù)資料
型號(hào): MK2069-04GILF
廠商: IDT, Integrated Device Technology Inc
文件頁(yè)數(shù): 3/20頁(yè)
文件大?。?/td> 0K
描述: IC CLOCK SYNTHESIZER 56-TSSOP
標(biāo)準(zhǔn)包裝: 34
類型: 時(shí)鐘同步器
PLL:
輸入: LVCMOS
輸出: LVCMOS
電路數(shù): 1
比率 - 輸入:輸出: 1:3
差分 - 輸入:輸出: 無(wú)/無(wú)
頻率 - 最大: 160MHz
除法器/乘法器: 是/無(wú)
電源電壓: 3.15 V ~ 3.45 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 56-TFSOP(0.240",6.10mm 寬)
供應(yīng)商設(shè)備封裝: 56-TSSOP
包裝: 管件
產(chǎn)品目錄頁(yè)面: 1254 (CN2011-ZH PDF)
其它名稱: 800-1783
800-1783-5
800-1783-ND
MK2069-04
VCXO-BASED UNIVERSAL CLOCK TRANSLATOR
VCXO AND SYNTHESIZER
IDT VCXO-BASED UNIVERSAL CLOCK TRANSLATOR
11
MK2069-04
REV J 051310
Recommended Power Supply Connection
Series Termination Resistor
Output clock PCB traces over 1 inch should use series
termination to maintain clock signal integrity and to reduce
EMI. To series terminate a 50
Ω trace, which is a commonly
used PCB trace impedance, place a 33
Ω resistor in series
with the clock line as close to the clock output pin as
possible. The nominal impedance of the clock output is 20
Ω.
Quartz Crystal
The MK2069-04 operates by phase-locking the VCXO
circuit to the input signal at the selected ICLK input. The
VCXO consists of the external crystal and the integrated
VCXO oscillator circuit. To achieve the best performance
and reliability, a crystal device with the recommended
parameters must be used, and the layout guidelines
discussed in the following section must be followed.
The frequency of oscillation of a quartz crystal is determined
by its cut and by the load capacitors connected to it. The
MK2069-04 incorporates variable load capacitors on-chip
which “pull” or change the frequency of the crystal. The
crystals specified for use with the MK2069-04 are designed
to have zero frequency error when the total of on-chip +
stray capacitance is 14 pF. To achieve this, the layout should
use short traces between the MK2069-04 and the crystal.
Recommended Crystal Parameters:
Crystal parameters can be found in application note MAN05
on www.idt.com. Approved crystals can be found at
www.idt.com (search “crystal”).
Crystal Tuning Load Capacitors
The crystal traces should include pads for small capacitors
from X1 and X2 to ground, shown as CL in the External
VCXO PLL Components diagram on page 6. These
capacitors are used to center the total load capacitor
adjustment range imposed on the crystal. The load
adjustment range includes stray PCB capacitance that
varies with board layout. Because the typical telecom
reference frequency is accurate to less than 32 ppm, the
MK2069-04 may operate properly without these adjustment
capacitors. However, IDT recommends that these
capacitors be included to minimize the effects of variation in
individual crystals, including those induced by temperature
and aging. The value of these capacitors (typically 0-4 pF)
is determined once for a given board layout, using the
procedure described in MAN05.
PCB Layout Recommendations
For optimum device performance and lowest output phase
noise, the following guidelines should be observed. Please
refer to the Recommended PCB Layout drawing on the
following page.
1) Each 0.01F decoupling capacitor (CD) should be
mounted on the component side of the board as close to the
VDD pin as possible. No via’s should be used between the
decoupling capacitor and VDD pin. The PCB trace to VDD
pin should be kept as short as possible, as should the PCB
trace to the ground via. Distance of the ferrite chip and bulk
decoupling from the device is less critical.
2) The loop filter components must also be placed close to
the CHGP and VIN pins. CP should be closest to the device.
Coupling of noise from other system signal traces should be
minimized by keeping traces short and away from active
signal traces. Use of vias should be avoided.
3) The external crystal should be mounted as close the
device as possible, on the component side of the board.
This will keep the crystal PCB traces short which will
minimize parasitic load capacitance on the crystal and as
well as noise pickup. The crystal traces should be spaced
away from each other and should use minimum trace width.
Connection Via to 3.3V
Power Plane
Ferrite
Chip
0.
1
F
BULK
1
nF
VDD
Pin
0.
01
F
VDD
Pin
0
.01
F
VDD
Pin
0.
01
F
VDD
Pin
0.
01
F
相關(guān)PDF資料
PDF描述
X9420WS16-2.7 IC DIGITAL POT 10K 64TP 16SOIC
X9420WS16 IC DIGITAL POT 10K 64TP 16SOIC
X9418WV24I IC DCP DUAL 10K 64TP 24TSSOP
ICS843001AGI-22LF IC SYNTHESIZER LVPECL 24-TSSOP
X9418WV24-2.7 IC DCP DUAL 10K 64TP 24TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MK2069-04GILFTR 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 VCXO-BASED UNIVERSAL CLOCK TRANSLATOR RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MK2069-04GITR 功能描述:IC VCXO CLK TRANSLATOR 56-TSSOP RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MK206N 454634/1/MK 制造商:NSF (CONTROLS) 功能描述:WAFER MK 2POLE 6 POS 制造商:NSF (CONTROLS) 功能描述:WAFER, MK, 2POLE, 6 POS 制造商:NSF (CONTROLS) 功能描述:WAFER, MK, 2POLE, 6 POS; For Use With:Rotary Switches; No. of Poles:2; No. of Positions:6; SVHC:No SVHC (19-Dec-2012); Contact Current @ Contact Voltage AC Max:500mA; Contact Current AC Max:5A; Contact Current DC Max:5A; Contact ;RoHS Compliant: Yes
MK206S 454634MK 制造商:NSF (CONTROLS) 功能描述:WAFER MK 2POLE 6 POS 制造商:NSF (CONTROLS) 功能描述:WAFER, MK, 2POLE, 6 POS 制造商:NSF (CONTROLS) 功能描述:WAFER, MK, 2POLE, 6 POS; No. of Poles:2; No. of Positions:6; SVHC:No SVHC (19-Dec-2012); Contact Current @ Contact Voltage AC Max:500mA; Contact Current AC Max:5A; Contact Current DC Max:5A; Contact Current Rating:5A; Contact ;RoHS Compliant: Yes
MK20-B-100W 功能描述:近程傳感器 1 Form A Cylindrical Term. RoHS:否 制造商:Vishay Semiconductors 感應(yīng)方式:Optical 感應(yīng)距離:1 mm to 200 mm 電源電壓:2.5 V to 3.6 V 安裝風(fēng)格:SMD/SMT 輸出配置:Digital 最大工作溫度:+ 85 C 最小工作溫度:- 25 C 系列:VCNL3020