參數(shù)資料
型號: PLSI1032-80LT
廠商: LATTICE SEMICONDUCTOR CORP
元件分類: PLD
英文描述: High-Density Programmable Logic
中文描述: EE PLD, 20 ns, PQFP100
封裝: TQFP-100
文件頁數(shù): 5/19頁
文件大小: 256K
代理商: PLSI1032-80LT
Specifications
ispLSI and pLSI 1032
5
1996 ISP Encyclopedia
U8
FE
U7
FE
External Timing Parameters
Over Recommended Operating Conditions
1. Unless noted otherwise, all parameters use a GRP load of 4 GLBs, ORP and Y0 clock.
2. Refer to Timing Model in this data sheet for further details.
3. Standard 16-Bit counter using GRP feedback.
4.
f
max (Toggle) may be less than 1/(
t
wh +
t
wl). This is to allow for a clock duty cycle of other than 50%.
5. Reference Switching Test Conditions section.
MIN. MAX.
Data Propagation Delay, 4PT bypass, ORP bypass
Data Propagation Delay, Worst Case Path
Clock Frequency with Internal Feedback
3
Clock Frequency with External Feedback
Clock Frequency, Max Toggle
4
GLB Reg. Setup Time before Clock, 4PT bypass
GLB Reg. Clock to Output Delay, ORP bypass
GLB Reg.
Hold Time after Clock, 4 PT bypass
GLB Reg. Setup Time before Clock
GLB Reg. Clock to Output Delay
GLB Reg. Hold Time after Clock
Ext. Reset Pin to Output Delay
Ext. Reset Pulse Duration
Input to Output Enable
Input to Output Disable
Ext. Sync. Clock Pulse Duration, High
Ext. Sync. Clock Pulse Duration, Low
I/O Reg. Setup Time before Ext. Sync. Clock (Y2, Y3)
I/O Reg. Hold Time after Ext. Sync. Clock (Y2, Y3)
ns
ns
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
pd1
t
pd2
f
max (Int.)
f
max (Ext.)
f
max (Tog.)
t
su1
t
co1
t
h1
t
su2
t
co2
t
h2
t
r1
t
rw1
t
en
t
dis
t
wh
t
wl
t
su5
t
h5
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
A
A
A
A
A
B
C
DESCRIPTION
1
PARAMETER
#
2
UNITS
TEST
5
COND.
tsu2 + tco1
( )
MIN. MAX.
80
50
100
0
10
0
5
5
2
6.5
15
20
10
12
17
18
18
60
38
83
9
0
13
0
13
6
6
2.5
8.5
20
25
13
16
22.5
24
24
-80
-60
MIN. MAX.
90.9
58.8
125
6
0
9
0
4
4
2
6.5
12
17
8
10
15
15
15
-90
Table 2-0030-32/90,80,60C
相關(guān)PDF資料
PDF描述
PLSI1032-90LJ High-Density Programmable Logic
PLSI1032-90LT Circular Connector; Body Material:Aluminum Alloy; Series:KPSE06; No. of Contacts:15; Connector Shell Size:14; Connecting Termination:Crimp; Circular Shell Style:Straight Plug; Circular Contact Gender:Socket; Insert Arrangement:14-15 RoHS Compliant: No
PLT06381 LIGHT-DEPENDENT-RESISTOR-OUTPUT OPTOCOUPLER
PLT06681 LIGHT-DEPENDENT-RESISTOR-OUTPUT OPTOCOUPLER
PLT12381 Micropower, Regulated 3.3V/5V Charge Pump with Shutdown in SOT-23; Package: SOT; No of Pins: 6; Temperature Range: -40°C to +125°C
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PLSI1032-90LJ 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High-Density Programmable Logic
PLSI1032-90LT 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High-Density Programmable Logic
PLSI1032E100LJ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Electrically-Erasable Complex PLD
PLSI1032E-100LJ 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High-Density Programmable Logic
PLSI1032E125LJ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Electrically-Erasable Complex PLD