The Si3220-based Dual ProSLIC
參數(shù)資料
型號: SI3200-G-GSR
廠商: Silicon Laboratories Inc
文件頁數(shù): 59/112頁
文件大小: 0K
描述: IC SLIC/CODEC 125V LINE 16SOIC
標準包裝: 2,500
系列: ProSLIC®
功能: 用戶線路接口概念(SLIC),CODEC
接口: GCI,PCM,SPI
電路數(shù): 2
電源電壓: 3.3V,5V
電流 - 電源: 110µA
功率(瓦特): 941mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 16-SOIC(0.154",3.90mm Width)裸露焊盤
供應商設備封裝: 16-SOIC N
包裝: 帶卷 (TR)
包括: 電池切換,BORSCHT 功能,DTMF 生成和解碼,F(xiàn)SK 音調生成,調制解調器和傳真音調檢測
Si3220/25 Si3200/02
50
Rev. 1.3
Not
Recommended
fo
r N
ew
D
esi
gn
s
3.12. Ringing Generation
The Si3220-based Dual ProSLIC chipset provides a
balanced ringing waveform with or without dc offset.
The ringing frequency, cadence, waveshape, and dc
offset are register-programmable.
Using a balanced ringing scheme, the ringing signal is
applied to both the TIP and the RING lines using ringing
waveforms that are 180° out of phase with each other.
The resulting ringing signal seen across TIP-RING is
twice the amplitude of the ringing waveform on either
the TIP or the RING line, which allows the ringing
circuitry to withstand half the total ringing amplitude
seen across TIP-RING.
Figure 23. Balanced Ringing
An internal ringing scheme provides >40 Vrms into a 5
REN load at the terminal equipment using a user-
provided ringing battery supply. The specific ringing
supply voltage required depends on the desired ringing
voltage.
The
ringing
amplitude
at
the
terminal
equipment also depends on the loop impedance and
the load impedance in REN. The simplified circuit in
shows
the
relationship
between
loop
impedance and load impedance.
Figure 24. Simplified Loop Circuit During
Ringing
The following equation can be used to determine the
TIP-RING ringing amplitude required for a specific load
and loop condition:
where
and
When ringing longer loop lengths, adding a dc offset
voltage is necessary to reliably detect a ring trip
condition (off-hook phone). Adding dc offset to the
ringing signal decreases the maximum possible ringing
amplitude. Adding significant dc offset also increases
the power dissipation in the Si3200/2 and may require
additional airflow or modified PCB layout to maintain
acceptable operating temperatures in the line feed
circuitry. The Dual ProSLIC chipset automatically
applies and removes the ringing signal during VOC-
crossing periods to reduce noise and crosstalk to
adjacent lines. Table 29 provides a list of registers
required for internal ringing generation
RING
TIP
V
RING
V
TIP
SLIC
V
OFF
GND
V
TIP
V
RING
V
BATH
V
PK
V
OV
V
CM
V
OFF
R
LOOP
V
RING
R
LOAD
V
TERM
+
R
OUT
V
TERM
V
RING
R
LOAD
R
LOAD
R
LOOP
R
OUT
++
---------------------------------------------------------------------
=
R
LOOP
0.09
per foot for 26AWG wire
=
R
OUT
320
=
R
LOAD
7000
#REN
--------------------
=
相關PDF資料
PDF描述
MC68HC908QT4VPE IC MCU 4K FLASH W/ADC 8-DIP
SI3201-GS IC LINEFEED INTRFC SI321X 16SOIC
SI3202-G-FS IC LINEFEED INTRFC 125V 16SOIC
SI3200-G-FS IC SLIC/CODEC 100V LINE 16SOIC
SI3200-G-FSR IC SLIC/CODEC 100V LINE 16SOIC
相關代理商/技術參數(shù)
參數(shù)描述
SI3200-GS 功能描述:射頻無線雜項 100 V Linefeed codec RoHS:否 制造商:Texas Instruments 工作頻率:112 kHz to 205 kHz 電源電壓-最大:3.6 V 電源電壓-最小:3 V 電源電流:8 mA 最大功率耗散: 工作溫度范圍:- 40 C to + 110 C 封裝 / 箱體:VQFN-48 封裝:Reel
SI3200-GSR 制造商:Silicon Laboratories Inc 功能描述:
Si3200-KS 功能描述:電信線路管理 IC 100 V LINEFEED INTERFACE IC.CHIPSET RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
SI3200-KSR 制造商:Silicon Laboratories Inc 功能描述:
SI3200-X-FS 制造商:未知廠家 制造商全稱:未知廠家 功能描述:DUAL PROGRAMMABLE CMOS SLIC WITH LINE MONITORING