參數(shù)資料
型號: XCF32PVOG48C
廠商: Xilinx Inc
文件頁數(shù): 16/35頁
文件大小: 0K
描述: IC PROM SRL 1.8V 32M GATE 48TSOP
產(chǎn)品變化通告: VOG48 New Shipping Trays Notification 25/Apr/2011
標(biāo)準(zhǔn)包裝: 96
可編程類型: 系統(tǒng)內(nèi)可編程
存儲容量: 32Mb
電源電壓: 1.65 V ~ 2 V
工作溫度: -40°C ~ 85°C
封裝/外殼: 48-TFSOP(0.724",18.40mm 寬)
供應(yīng)商設(shè)備封裝: 48-TSOP
包裝: 管件
產(chǎn)品目錄頁面: 601 (CN2011-ZH PDF)
其它名稱: 122-1458
122-1458-5
122-1458-5-ND
Platform Flash In-System Programmable Configuration PROMs
DS123 (v2.18) May 19, 2010
Product Specification
23
R
AC Characteristics Over Operating Conditions When Cascading
X-Ref Target - Figure 10
Symbol
Description
XCF01S, XCF02S,
XCF04S
XCF08P, XCF16P,
XCF32P
Units
Min
Max
Min
Max
TCDF
CLK to output float delay(2,3)
when VCCO = 2.5V or 3.3V
25
20
ns
CLK to output float delay(2,3) when VCCO = 1.8V
35
20
ns
TOCK
CLK to CEO delay(3,5) when VCCO = 2.5V or 3.3V
20
20
ns
CLK to CEO delay(3,5) when VCCO = 1.8V
35
20
ns
TOCE
CE to CEO delay(3,6) when VCCO = 2.5V or 3.3V
20
80
ns
CE to CEO delay(3,6) when VCCO = 1.8V
35
80
ns
TOOE
OE/RESET to CEO delay(3) when VCCO = 2.5V or 3.3V
20
80
ns
OE/RESET to CEO delay(3) when VCCO = 1.8V
35
80
ns
TCOCE
CLKOUT to CEO delay when VCCO = 2.5V or 3.3V
20
ns
CLKOUT to CEO delay when VCCO = 1.8V
20
ns
TCODF
CLKOUT to output float delay
when VCCO = 2.5V or 3.3V
25
ns
CLKOUT to output float delay when VCCO = 1.8V
25
ns
Notes:
1.
AC test load = 50 pF for XCF01S/XCF02S/XCF04S; 30 pF for XCF08P/XCF16P/XCF32P.
2.
Float delays are measured with 5 pF AC loads. Transition is measured at ±200 mV from steady state active levels.
3.
Guaranteed by design, not tested.
4.
All AC parameters are measured with VIL = 0.0V and VIH = 3.0V.
5.
For cascaded PROMs, if the FPGA’s dual-purpose configuration data pins are set to persist as configuration pins, the minimum period is
increased based on the CLK to CEO and CE to data propagation delays:
- TCYC minimum = TOCK + TCE + FPGA Data setup time
- TCAC maximum = TOCK + TCE
6.
For cascaded PROMs, if the FPGA’s dual-purpose configuration data pins become general I/O pins after configuration; to allow for the
disable to propagate to the cascaded PROMs and to avoid contention on the data lines following configuration, the minimum period is
increased based on the CE to CEO and CE to data propagation delays:
- TCYC minimum = TOCE + TCE
- TCAC maximum = TOCK + TCE
OE/RESET
CE
CLK
CLKOUT
(optional)
DATA
CEO
TOCE
TOOE
First Bit
Last Bit
TCDF
TCODF
TOCK
TCOCE
ds123_23_102203
相關(guān)PDF資料
PDF描述
VI-24Y-CV CONVERTER MOD DC/DC 3.3V 99W
RMC07DREN-S13 CONN EDGECARD 14POS .100 EXTEND
VI-J2M-CY-B1 CONVERTER MOD DC/DC 10V 50W
XC18V01PCG20C IC PROM SERIAL CONFIG 1M 20-PLCC
VI-23Z-CV CONVERTER MOD DC/DC 2V 60W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCF32PVOG48C0936 制造商:Xilinx 功能描述:XLXXCF32PVOG48C0936 PROM
XCF32PVOG48C4118 制造商:Xilinx 功能描述:
XCF3-81 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF3-81
XCF3-81-J1 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF3-81-J1
XCF3-81-J1Z1 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF3-81-J1Z1