參數(shù)資料
型號: XCV405E-6BG560C
廠商: Xilinx Inc
文件頁數(shù): 107/118頁
文件大?。?/td> 0K
描述: IC FPGA 1.8V C-TEMP 560-MBGA
產(chǎn)品變化通告: FPGA Family Discontinuation 18/Apr/2011
標(biāo)準(zhǔn)包裝: 1
系列: Virtex®-E EM
LAB/CLB數(shù): 2400
邏輯元件/單元數(shù): 10800
RAM 位總計: 573440
輸入/輸出數(shù): 404
門數(shù): 129600
電源電壓: 1.71 V ~ 1.89 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 560-LBGA,金屬
供應(yīng)商設(shè)備封裝: 560-MBGA(42.5x42.5)
Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
DS025-4 (v3.0) March 21, 2014
Module 4 of 4
13
R
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
FG676 Fine-Pitch Ball Grid Array Package
XCV405E Virtex-E Extended Memory devices are available
in the FG676 fine-pitch BGA package. Pins labeled
I0_VREF can be used as either. If the pin is not used as
VREF, it can be used as general I/O. Immediately following
Table 3, see Table 4 for FG676 package Differential Pair
information.
Table 3:
FG676 Fine-Pitch BGA — XCV405E
Bank
Pin Description
Pin #
0GCK3
E13
0IO
A6
0IO
B3
0IO
C6
0IO
C8
0IO
D5
0IO
G13
0IO_L0N_Y
C4
0
IO_L0P_Y
F7
0
IO_L1N_YY
G8
0
IO_L1P_YY
C5
0
IO_VREF_L2N_YY
D6
0
IO_L2P_YY
E7
0
IO_L3N
A4
0
IO_L3P
F8
0
IO_L4N
B5
0
IO_L4P
D7
0
IO_VREF_L5N_YY
E8
0
IO_L5P_YY
G9
0
IO_L6N_YY
A5
0
IO_L6P_YY
F9
0IO_L7N_Y
D8
0
IO_L7P_Y
C7
0IO_L8N_Y
B7
0
IO_L8P_Y
E9
0
IO_L9N
A7
0
IO_L9P
D9
0
IO_L10N
B8
0
IO_VREF_L10P
G10
0
IO_L11N_YY
C9
0
IO_L11P_YY
F10
0
IO_L12N_Y
A8
0
IO_L12P_Y
E10
0
IO_L13N_YY
G11
0
IO_L13P_YY
D10
0
IO_L14N_YY
B10
0
IO_L14P_YY
F11
0
IO_L15N
C10
0
IO_L15P
E11
0
IO_L16N_YY
G12
0
IO_L16P_YY
D11
0
IO_VREF_L17N_YY
C11
0
IO_L17P_YY
F12
0
IO_L18N_YY
A11
0
IO_L18P_YY
E12
0
IO_L19N_Y
D12
0
IO_L19P_Y
C12
0
IO_VREF_L20N_Y
A12
0
IO_L20P_Y
H13
0
IO_LVDS_DLL_L21N
B13
1GCK2
C13
1IO
A19
1IO
A20
1IO
A22
1IO
B23
1
IO_LVDS_DLL_L21P
F14
1
IO_L22N
E14
1
IO_L22P
F13
1
IO_L23N_Y
D14
1
IO_VREF_L23P_Y
A14
1
IO_L24N_Y
C14
1
IO_L24P_Y
H14
1
IO_L25N_YY
G14
Table 3:
FG676 Fine-Pitch BGA — XCV405E
Bank
Pin Description
Pin #
相關(guān)PDF資料
PDF描述
HMC43DRAS CONN EDGECARD 86POS R/A .100 SLD
AMM36DSEN CONN EDGECARD 72POS .156 EYELET
AMM36DSEH CONN EDGECARD 72POS .156 EYELET
AMM36DRTN CONN EDGECARD 72POS DIP .156 SLD
AMM36DRTH CONN EDGECARD 72POS DIP .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCV405E-6BG560I 功能描述:IC FPGA 1.8V 560-MBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-E EM 產(chǎn)品變化通告:Step Intro and Pkg Change 11/March/2008 標(biāo)準(zhǔn)包裝:1 系列:Virtex®-5 SXT LAB/CLB數(shù):4080 邏輯元件/單元數(shù):52224 RAM 位總計:4866048 輸入/輸出數(shù):480 門數(shù):- 電源電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:1136-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XCV405E-6BG676C 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV405E-6BG676I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV405E-6BG900C 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV405E-6BG900I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays