XRT74L74
4 CHANNEL, ATM UNI/PPP DS3/E3 FRAMING CONTROLLER
REV. P1.1.1
PRELIMINARY
406
7.2.1.6
Timed/Frame-Master Interface Mode Behavior of
the XRT74L74
If the XRT74L74 has been configured to operate in
this mode, then the XRT74L74 will function as fol-
lows:
A. Local Timing - Uses the TxInClk signal as the
Timing Reference
In this mode, the Transmit Section of the XRT74L74
will use the TxInClk signal at its timing reference.
Further, the chip will internally divide the TxInClk
clock signal by a factor of 4 and will output this divid-
ed clock signal via the TxNibClk output pin. The
Transmit Terminal Equipment Input Interface block
(within the XRT74L74) will use the rising edge of the
TxNibClk signal, to latch the data, residing on the Tx-
Nib[3:0] into its circuitry.
B. Nibble-Parallel Mode
The XRT74L74 will accept the E3 payload data, from
the Terminal Equipment, in a parallel manner, via the
TxNib[3:0] input pins. The Transmit Terminal Equip-
ment Input Interface will latch this data into its circuit-
ry, on the rising edge of the TxNibClk output signal.
Mode 6 - The Nibble-Parallel/Local-
C. Delineation of Outbound E3 Frames
The Transmit Section will use the TxInClk input signal
as its timing reference and will initiate the generation
of E3 frames, asynchronous with respect to any ex-
ternal signal. The XRT74L74 will pulse the TxFrame
output pin "High" whenever it is processing the last
bit, within a given Outbound E3 frame.
D. Sampling of payload data, from the Terminal
Equipment
In Mode 6, the XRT74L74 will sample the data, at the
TxNib[3:0] input pins, on the third rising edge of the
TxInClk clock signal, following a pulse in the TxNib-
Clk signal (see Figure 175 ).
N
OTE
:
The TxNibClk signal, from the XRT74L74 operates
nominally at 8.592 MHz (e.g., 34.368 MHz divided by 4).
Interfacing the Transmit Payload Data Input Inter-
face block of the XRT74L74 to the Terminal Equip-
ment for Mode 6 Operation
Figure 174 presents an illustration of the Transmit
Payload Data Input Interface block (within the
XRT74L74) being interfaced to the Terminal Equip-
ment, for Mode 6 Operation.
Mode 6 Operation of the Terminal Equipment
In Figure 174 both the Terminal Equipment and the
XRT74L74 will be driven by an external 8.592MHz
clock signal. The Teriminal Equipment will receive
the 8.592MHz clock signal via the E3_Nib_Clock_In
input pin. The XRT74L74 will output the 8.592MHz
clock signal via the TxNibClk output pin.
The Terminal Equipment will serially output the data
on the E3_Data_Out[3:0] pins upon the rising edge of
the signal at the E3_Clock_In input pin. The
XRT74L74 will latch the data, residing on the Tx-
Nib[3:0] input pins, on the rising edge of the TxNibClk
signal.
F
IGURE
174. T
HE
T
ERMINAL
E
QUIPMENT
BEING
INTERFACED
TO
THE
T
RANSMIT
P
AYLOAD
D
ATA
I
NPUT
I
NTERFACE
BLOCK
OF
THE
XRT74L74
FOR
M
ODE
6 O
PERATION
E3_Nib_Clock_In
E3_Data_Out[3:0]
Tx_Start_of_Frame
E3_Overhead_Ind
TxInClk
NibInt
TxNibClk
TxNib[3:0]
TxNibFrame
TxOH_Ind
Terminal Equipment
XRT74L74 E3 Framer
8.592MHz
4
VCC
34.368MHz
Clock Source