參數(shù)資料
型號: Z8S18006FEC
廠商: ZiLOG, Inc.
元件分類: 微處理器
英文描述: CAP 1UF 50V 10% X7R AXIAL TR-14
中文描述: 強化Z180微處理器
文件頁數(shù): 11/70頁
文件大?。?/td> 387K
代理商: Z8S18006FEC
Z80180/Z8S180/Z8L180
Enhanced Z180 Microprocessor
Zilog
DS971800401
P R E L I M I N A R Y
1-11
1
/NMI.
Non-maskable Interrupt (Input, negative edge trig-
gered). /NMI has a higher priority than /INT and is always
recognized at the end of an instruction, regardless of the
state of the interrupt enable flip-flops. This signal forces
CPU execution to continue at location 0066H.
/RD.
ReOpcoded (Output, active Low, tri-state). /RD indi-
cated that the CPU wants to read data from memory or an
I/O device. The addressed I/O or memory device should
use this signal to gate data onto the CPU data bus.
/RFSH.
Refresh (Output, active Low). Together with
/MREQ, /RFSH indicates that the current CPU machine
cycle and the contents of the address bus should be used
for refresh of dynamic memories. The low order 8 bits of
the address bus (A7 - A10) contain the refresh address.
This signal is analogous to the /REF signal of the
Z64180.
/RTS0.
Request to Send 0 (Output, active Low). This is a
programmable modem control signal for ASCI channel 0.
RXA0, RXA1.
Receive Data 0 and 1 (Input, active High).
These signals are the receive data to the ASCI channels.
RXS.
Clocked Serial Receive Data (Input, active High).
This line is the receiver data for the CSIO channel. RXS is
multiplexed with the /CTS1 signal for ASCI channel 1.
ST.
Status (Output, active High). This signal is used with
the /M1 and /HALT output to decode the status of the CPU
machine cycle.
/TEND0, /TEND1.
Transfer End 0 and 1 (Outputs, active
Low). This output is asserted active during the last write
cycle of a DMA operation. It is used to indicate the end of
the block transfer. /TEND0 is multiplexed with CKA1.
TEST.
Test (Output, not in DIP version). This pin is for test
and should be left open.
TOUT.
Timer Out (Output, active High). T
OUT
is the pulse
output from PRT channel 1. This line is multiplexed with
A18 of the address bus.
TXA0, TXA1.
Transmit Data 0 and 1 (Outputs, active
High). These signals are the transmitted data from the
ASCI channels. Transmitted data changes are with re-
spect to the falling edge of the transmit clock.
TXS.
Clocked Serial Transmit Data (Output, active High).
This line is the transmitted data from the CSIO channel.
/WAIT.
Wait (Input, active Low). /WAIT indicated to the
MPU that the addressed memory or I/O devices are not
ready for a data transfer. This input is sampled on the fall-
ing edge of T2 (and subsequent wait states). If the input is
sampled Low, then the additional wait states are inserted
until the /WAIT input is sampled high, at which time execu-
tion will continue.
/WR.
Write (Output, active Low, tri-state). /WR indicated
that the CPU data bus holds valid data to be stored at the
addressed I/O or memory location.
XTAL.
Crystal (Input, active High). Crystal oscillator con-
nection. This pin should be left open if an external clock is
used instead of a crystal. The oscillator input is not a TTL
level (reference DC characteristics).
Several pins are used for different conditions, depending
on the circumstance.
Multiplexed Pin Descriptions
Table 3. Status Summary
ST
0
/HALT
1
/M1
0
Operation
CPU Operation
(1st opcode fetch)
CPU Operation (2nd opcode and
3rd Opcode fetch)
CPU Operation
(MC except for Opcode fetch)
DMA Operation
HALT Mode
SLEEP Mode
(including SYSTEM STOP Mode)
1
1
0
1
1
1
0
0
1
X
0
0
1
0
1
Notes:
X = Reserved
MC = Machine Cycle
A18 / /T
OUT
During RESET, this pin is initialized as
A18 pin. If either TOC1 or TOC0 bit of
the Timer Control Register (TCR) is set
to 1, TOUT function is selected. If
TOC1 and TOC0 are cleared to 0, A18
function is selected.
During RESET, this pin is initialized as
CKA0 pin. If either DM1 or SM1 in
DMA Mode Register (DMODE) is set to
1, /DREQ0 function is always selected.
During RESET, this pin is initialized as
CKA1 pin. If CKA1D bit in ASCI control
register ch1 (CNTLA1) is set to 1,
/TEND0 function is selected. If CKA1D
bit is set to 0, CKA1 function is
selected.
During RESET, this pin is initialized as
RXS pin. If CTS1E bit in ASCI status
register ch1 (STAT1) is set to 1, /CTS
1
function is selected. If CTS1E bit is set
to 0, RXS function is selected.
CKA0 / /DREQ0
CKA1 / /TEND0
RXS / /CTS1
相關(guān)PDF資料
PDF描述
Z8S18006FSC CAP 0.47UF 50V 10% X7R AXIAL TR-14
Z8S18006PEC CAP 0.1UF 50V 2% NP0(C0G) AXIAL TR-14
Z8S18006PSC CAP 1000PF 100V 5% NP0(C0G) DIP-2 TUBE
Z90102 CAP 560PF 100V 10% X7R AXIAL BULK R-MIL-PRF-39014
Z90103 CAP 680PF 100V 10% X7R AXIAL BULK R-MIL-PRF-39014
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
Z8S18006FSC 制造商:ZILOG 制造商全稱:ZILOG 功能描述:ENHANCED Z180 MICROPROCESSOR
Z8S18006PEC 制造商:ZILOG 制造商全稱:ZILOG 功能描述:ENHANCED Z180 MICROPROCESSOR
Z8S18006PSC 制造商:ZILOG 制造商全稱:ZILOG 功能描述:ENHANCED Z180 MICROPROCESSOR
Z8S18006VEC 制造商:ZILOG 制造商全稱:ZILOG 功能描述:ENHANCED Z180 MICROPROCESSOR
Z8S18006VSC 制造商:ZILOG 制造商全稱:ZILOG 功能描述:ENHANCED Z180 MICROPROCESSOR