參數(shù)資料
型號(hào): 2096VE
廠商: Lattice Semiconductor Corporation
英文描述: 3.3V In-System Programmable SuperFAST⑩ High Density PLD
中文描述: 3.3在系統(tǒng)可編程超快⑩高密度可編程邏輯器件
文件頁(yè)數(shù): 7/12頁(yè)
文件大?。?/td> 160K
代理商: 2096VE
Specifications
ispLSI 2096VE
7
Internal Timing Parameters
1
Over Recommended Operating Conditions
t
io
t
din
GRP
1. Internal Timing Parameters are not tested and are for reference only.
2. Refer to Timing Model in this data sheet for further details.
3. The XOR adjacent path can only be used by hard macros.
Table 2-0036/2096VE
Inputs
UNITS
-135
-200
MIN.
-100
MIN.
MAX.
MIN. MAX.
MAX.
DESCRIPTION
#
2
PARAMETER
20 Input Buffer Delay
21 Dedicated Input Delay
ns
ns
t
grp
GLB
t
4ptbpc
t
4ptbpr
22 GRP Delay
ns
t
1ptxor
t
20ptxor
t
xoradj
t
gbp
t
gsu
t
gh
t
gco
t
gro
t
ptre
t
ptoe
t
ptck
ORP
t
orp
t
orpbp
Outputs
25 1 Product Term/XOR Path Delay
26 20 Product Term/XOR Path Delay
27 XOR Adjacent Path Delay
28 GLB Register Bypass Delay
ns
ns
ns
ns
29 GLB Register Setup Time before Clock
30 GLB Register Hold Time after Clock
ns
ns
31 GLB Register Clock to Output Delay
ns
3
32 GLB Register Reset to Output Delay
33 GLB Product Term Reset to Register Delay
34 GLB Product Term Output Enable to I/O Cell Delay
35 GLB Product Term Clock Delay
ns
ns
ns
ns
t
ob
t
sl
t
oen
t
odis
t
goe
Clocks
38 Output Buffer Delay
39 Output Slew Limited Delay Adder
40 I/O Cell OE to Output Enabled
41 I/O Cell OE to Output Disabled
42 Global Output Enable
ns
ns
ns
ns
ns
23 4 Product Term Bypass Path Delay (Combinatorial)
24 4 Product Term Bypass Path Delay (Registered)
ns
ns
36 ORP Delay
37 ORP Bypass Delay
ns
ns
t
gy0
t
gy1/2
Global Reset
43 Clock Delay, Y0 to Global GLB Clock Line (Ref. clock)
44 Clock Delay, Y1 or Y2 to Global GLB Clock Line
ns
ns
t
gr
45 Global Reset to GLB
0.5
1.1
0.6
2.9
2.9
2.9
0.0
0.3
0.4
4.3
3.9
4.0
1.5
2.0
3.0
3.0
2.0
1.4
1.9
1.5
0.5
1.2
1.4
3.6
1.2
1.8
1.0
1.2
1.4
0.5
1.7
1.2
4.7
4.7
4.7
0.5
0.3
1.1
6.1
6.9
5.0
1.6
2.0
3.4
3.4
3.6
3.7
3.7
1.5
0.5
1.6
1.8
5.8
1.2
3.8
1.6
1.6
1.8
0.7
2.5
1.8
6.2
6.2
6.2
1.0
0.3
3.1
7.1
9.1
5.6
1.6
2.0
3.4
3.4
5.6
5.2
4.7
1.7
0.7
2.4
2.6
7.1
1.7
4.8
2.6
2.4
2.6
ns
相關(guān)PDF資料
PDF描述
2096VL 2.5V In-System Programmable SuperFAST⑩ High Density PLD
2097152 32-BIT DYNAMIC RAM MODULE
209CNQ SCHOTTKY RECTIFIER
209CNQ135 SCHOTTKY RECTIFIER
209CNQ150 SCHOTTKY RECTIFIER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
2096VL 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:2.5V In-System Programmable SuperFAST⑩ High Density PLD
2097 功能描述:支架與墊片 SS 1.625 M/F THRD RoHS:否 制造商:Schurter 類型:Transipillar Spacers 長(zhǎng)度:16 m 螺紋大小:M4 外徑:10 mm 材料:Nylon with Steel 電鍍:Zinc
209-701 制造商:WAGO Innovative Connections 功能描述:MARKER PLAIN 制造商:WAGO Innovative Connections 功能描述:MARKER CARD VERTICAL BLANK PK100 制造商:WAGO 功能描述:MARKER CARD, VERTICAL, BLANK, PK100 制造商:WAGO 功能描述:ROHS 制造商:WAGO Innovative Connections 功能描述:TERMINAL BLOCK MARKER, BLANK, WHT, 4MM; Label Type:Legend; Background Color:White; Pack Quantity:100; Accessory Type:Terminal Block Marker; For Use With:Terminal Blocks; Legend:Blank (No Legend); Series:WSB ;RoHS Compliant: Yes
209-701/000-002 制造商:WAGO Innovative Connections 功能描述:MARKER PLAIN VERT-YELLOW
209-701/000-005 制造商:WAGO Innovative Connections 功能描述:MARKER PLAIN VERT-RED