參數(shù)資料
型號: 29F016-90
廠商: Macronix International Co., Ltd.
英文描述: 16M-BIT [2M X 8] CMOS EQUAL SECTOR FLASH MEMORY
中文描述: 1,600位[2米x 8]的CMOS平等部門閃存
文件頁數(shù): 12/37頁
文件大?。?/td> 888K
代理商: 29F016-90
12
P/N:PM0590
REV. 1.4, NOV. 21, 2002
MX29F016
Q5
Exceeded Timing Limits
Q3
Q5 will indicate if the program or erase time has exceeded
the specified limits(internal pulse count). Under these
conditions Q5 will produce a "1". This time-out condition
indicates that the program or erase cycle was not
successfully completed. Data Polling and Toggle Bit are
the only operating functions of the device under this
condition.
If this time-out condition occurs during sector erase
operation, it specifies that a particular sector is bad and
it may not be reused. However, other sectors are still
functional and may be used for the program or erase
operation. The device must be reset to use other
sectors. Write the Reset command sequence to the
device, and then execute program or erase command
sequence. This allows the system to continue to use the
other active sectors in the device.
If this time-out condition occurs during the chip erase
operation, it specifies that the entire chip is bad or
combination of sectors are bad.
If this time-out condition occurs during the byte
programming operation, it specifies that the entire sector
containing that byte is bad and this sector maynot be
reused, (other sectors are still functional and can be
reused).
The time-out condition may also appear if a user tries to
program a non blank location without erasing. In this
case the device locks out and never completes the
Automatic Algorithm operation. Hence, the system
never reads a valid data on Q7 bit and Q6 never stops
toggling. Once the Device has exceeded timing limits,
the Q5 bit will indicate a "1". Please note that this is not
a device failure condition since the device was incorrectly
used.
DATA PROTECTION
The MX29F016 is designed to offer protection against
accidental erasure or programming caused by spurious
system level signals that may exist during power
transition. During power up the device automatically
resets the state machine in the Read mode. In addition,
with its control register architecture, alteration of the
memory contents only occurs after successful completion
of specific command sequences. The device also
incorporates several features to prevent inadvertent write
Sector Erase Timer
After the completion of the initial sector erase command
sequence, the sector erase time-out will begin. Q3 will
remain low until the time-out is complete. Data Polling
and Toggle Bit are valid after the initial sector erase
command sequence.
If Data Polling or the Toggle Bit indicates the device has
been written with a valid erase command, Q3 may be
used to determine if the sector erase timer window is still
open. If Q3 is high ("1") the internally controlled erase
cycle has begun; attempts to write subsequent
commands to the device will be ignored until the erase
operation is completed as indicated by Data Polling or
Toggle Bit. If Q3 is low ("0"), the device will accept
additional sector erase commands. To insure the
command has been accepted, the system software
should check the status of Q3 prior to and following each
subsequent sector erase command. If Q3 were high on
the second status check, the command may not have
been accepted.
WRITE PULSE "GLITCH" PROTECTION
Noise pulses of less than 5ns(typical) on CE or WE will
not initiate a write cycle.
LOGICAL INHIBIT
Writing is inhibited by holding any one of OE = VIL, CE
= VIH or WE = VIH. To initiate a write cycle CE and WE
must be a logical zero while OE is a logical one.
cycles resulting from VCC power-up and power-down
transition or system noise.
TEMPORARY SECTOR UNPROTECT
This feature allows temporary unprotection of previously
protected sector to change data n-system. The Temporary
Sector Unprotect mode is activated by setting the RESET
pin to VID(11.5V-12.5V). During this mode, formerly
protected sectors can be programmed or erased as un-
protected sector. Once VID is remove from the RESET
pin,all the previously protected sectors are protected
again.
相關(guān)PDF資料
PDF描述
29F022B-12 2M-BIT[256K x 8]CMOS FLASH MEMORY
29F022B-120 2M-BIT[256K x 8]CMOS FLASH MEMORY
29F022B-55 2M-BIT[256K x 8]CMOS FLASH MEMORY
29F022B-70 2M-BIT[256K x 8]CMOS FLASH MEMORY
29F022B-90 2M-BIT[256K x 8]CMOS FLASH MEMORY
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
29F016D70E4D 制造商: 功能描述: 制造商:undefined 功能描述:
29F016D-70E4D 制造商: 功能描述: 制造商:undefined 功能描述:
29F020 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:2 Megabit (256 K x 8-Bit) CMOS 5.0 Volt-only Boot Sector Flash Memory
29F022B-12 制造商:MCNIX 制造商全稱:Macronix International 功能描述:2M-BIT[256K x 8]CMOS FLASH MEMORY
29F022B-120 制造商:MCNIX 制造商全稱:Macronix International 功能描述:2M-BIT[256K x 8]CMOS FLASH MEMORY