參數(shù)資料
型號(hào): AD5680BRJZ-1500RL7
廠商: Analog Devices Inc
文件頁(yè)數(shù): 5/20頁(yè)
文件大?。?/td> 0K
描述: IC DAC 18BIT 5V SOT23-8
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 1
系列: nanoDAC™
設(shè)置時(shí)間: 80µs
位數(shù): 18
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 單電源
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: SOT-23-8
供應(yīng)商設(shè)備封裝: SOT-23-8
包裝: 標(biāo)準(zhǔn)包裝
輸出數(shù)目和類型: 1 電壓,單極
配用: EVAL-AD5680EBZ-ND - BOARD EVAL FOR AD5680
其它名稱: AD5680BRJZ-1500RL7DKR
Data Sheet
AD5680
MICROPROCESSOR INTERFACING
AD5680 to Blackfin ADSP-BF53x Interface
Figure 28 shows a serial interface between the AD5680 and
the Blackfin ADSP-BF53x microprocessor. The ADSP-BF53x
processor family incorporates two dual-channel synchronous
serial ports, SPORT1 and SPORT0, for serial and multiprocessor
communications. Using SPORT0 to connect to the AD5680, the
setup for the interface is as follows. DT0PRI drives the DIN pin
of the AD5680, while TSCLK0 drives the SCLK of the part. The
SYNC is driven from TFS0.
AD5680*
*ADDITIONAL PINS OMITTED FOR CLARITY.
TFS0
DTOPRI
TSCLK0
SYNC
DIN
SCLK
05854-
035
ADSP-BF53x*
Figure 28. AD5680 to Blackfin ADSP-BF53x Interface
AD5680 to 68HC11/68L11 Interface
Figure 29 shows a serial interface between the AD5680 and the
68HC11/68L11 microcontroller. SCK of the 68HC11/68L11
drives the SCLK of the AD5680, while the MOSI output drives
the serial data line of the DAC.
The SYNC signal is derived from a port line (PC7). The setup
conditions for correct operation of this interface are as follows:
The 68HC11/68L11 is configured with its CPOL bit as 0 and its
CPHA bit as 1. When data is being transmitted to the DAC, the
SYNC line is taken low (PC7). When the 68HC11/68L11 is
configured this way, data appearing on the MOSI output is valid
on the falling edge of SCK. Serial data from the 68HC11/68L11
is transmitted in 8-bit bytes with only eight falling clock edges
occurring in the transmit cycle. Data is transmitted MSB first. To
load data to the AD5680, PC7 is left low after the first eight bits
are transferred, and a second serial write operation is performed
to the DAC; PC7 is taken high at the end of this procedure.
AD5680*
*ADDITIONAL PINS OMITTED FOR CLARITY.
PC7
SCK
MOSI
SYNC
SCLK
DIN
05854-
036
68HC11/68L11*
Figure 29. AD5680 to 68HC11/68L11 Interface
AD5680 to 80C51/80L51 Interface
Figure 30 shows a serial interface between the AD5680 and the
80C51/80L51 microcontroller. The setup for the interface is as
follows. TxD of the 80C51/80L51 drives SCLK of the AD5680,
while RxD drives the serial data line of the part. The SYNC
signal is again derived from a bit-programmable pin on the port.
In this case, port line P3.3 is used. When data is to be transmitted
to the AD5680, P3.3 is taken low. The 80C51/80L51 transmits
data in 8-bit bytes only; thus, only eight falling clock edges occur
in the transmit cycle. To load data to the DAC, P3.3 is left low
after the first eight bits are transmitted, and a second write cycle
is initiated to transmit the second byte of data. P3.3 is taken
high following the completion of this cycle. The 80C51/80L51
outputs the serial data in a format that has the LSB first. The
AD5680 must receive data with the MSB first. The 80C51/80L51
transmit routine should take this into account.
80C51/80L51*
AD5680*
*ADDITIONAL PINS OMITTED FOR CLARITY.
P3.3
TxD
RxD
SYNC
SCLK
DIN
05854-
037
Figure 30. AD5680 to 80C51/80L51 Interface
AD5680 to MICROWIRE Interface
Figure 31 shows an interface between the AD5680 and any
MICROWIRE-compatible device. Serial data is shifted out on
the falling edge of the serial clock and is clocked into the AD5680
on the rising edge of the SK.
MICROWIRE*
AD5680*
*ADDITIONAL PINS OMITTED FOR CLARITY.
CS
SK
SO
SYNC
SCLK
DIN
05854-
038
Figure 31. AD5680 to MICROWIRE Interface
Rev. B | Page 13 of 20
相關(guān)PDF資料
PDF描述
LTC1257CN8#PBF IC D/A CONV 12BIT VOLT OUT 8-DIP
MS27468E25A2PB CONN RCPT 100POS JAM NUT W/PINS
ICS87972DYI-147LFT IC CLK MULT/ZD BUFFER 52-LQFP
AD5664BCPZ-REEL7 IC DAC NANO 16BIT QUAD 10-LFCSP
D38999/26MC4SE CONN PLUG 4POS STRAIGHT W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5680BRJZ-1REEL7 制造商:AD 制造商全稱:Analog Devices 功能描述:5 V 18-Bit nanoDAC in a SOT-23
AD5680BRJZ-2500RL7 功能描述:IC DAC 18BIT 5V SOT23-8 RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 設(shè)置時(shí)間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁(yè)面:1398 (CN2011-ZH PDF)
AD5680BRJZ-2REEL7 功能描述:IC DAC 18BIT 5V SOT23-8 RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 設(shè)置時(shí)間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁(yè)面:1398 (CN2011-ZH PDF)
AD5681RBCPZ-1RL 功能描述:12 Bit Digital to Analog Converter 1 8-LFCSP-UD (2x2) 制造商:analog devices inc. 系列:nanoDAC+? 包裝:帶卷(TR) 零件狀態(tài):過期 位數(shù):12 數(shù)模轉(zhuǎn)換器數(shù):1 建立時(shí)間:7μs 輸出類型:Voltage - Buffered 差分輸出:無 數(shù)據(jù)接口:SPI 參考類型:外部, 內(nèi)部 電壓 - 電源,模擬:2.7 V ~ 5.5 V 電壓 - 電源,數(shù)字:1.8 V ~ 5.5 V INL/DNL(LSB):±1(最大),±1(最大) 架構(gòu):電阻串 DAC 工作溫度:-40°C ~ 105°C 封裝/外殼:8-UFDFN 裸露焊盤,CSP 供應(yīng)商器件封裝:8-LFCSP-UD(2x2) 標(biāo)準(zhǔn)包裝:10,000
AD5681RBCPZ-1RL7 功能描述:IC DAC 12BIT SPI 8LFCSP 制造商:analog devices inc. 系列:nanoDAC+? 包裝:剪切帶(CT) 零件狀態(tài):在售 位數(shù):12 數(shù)模轉(zhuǎn)換器數(shù):1 建立時(shí)間:7μs 輸出類型:Voltage - Buffered 差分輸出:無 數(shù)據(jù)接口:SPI 參考類型:外部, 內(nèi)部 電壓 - 電源,模擬:2.7 V ~ 5.5 V 電壓 - 電源,數(shù)字:1.8 V ~ 5.5 V INL/DNL(LSB):±1(最大),±1(最大) 架構(gòu):電阻串 DAC 工作溫度:-40°C ~ 105°C 封裝/外殼:8-UFDFN 裸露焊盤,CSP 供應(yīng)商器件封裝:8-LFCSP-UD(2x2) 標(biāo)準(zhǔn)包裝:1