參數(shù)資料
型號: AD5744RCSUZ
廠商: Analog Devices Inc
文件頁數(shù): 16/32頁
文件大小: 0K
描述: IC DAC 4CH 14BIT SER 1LSB 32TQFP
產(chǎn)品培訓模塊: Data Converter Fundamentals
DAC Architectures
產(chǎn)品變化通告: AD5764(R), AD5744R Product Change 04/Sept/2009
標準包裝: 1
設置時間: 10µs
位數(shù): 14
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 4
電壓電源: 模擬和數(shù)字,雙 ±
功率耗散(最大): 387mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-TQFP
供應商設備封裝: 32-TQFP(7x7)
包裝: 管件
輸出數(shù)目和類型: 4 電壓,雙極
采樣率(每秒): *
產(chǎn)品目錄頁面: 784 (CN2011-ZH PDF)
Data Sheet
AD5744R
Rev. E | Page 23 of 32
SIMULTANEOUS UPDATING VIA LDAC
TRANSFER FUNCTION
Table 7 and Table 8 show the ideal input code to output voltage
relationship for offset binary data coding and twos complement
data coding, respectively.
Depending on the status of both SYNC and LDAC, and after
data has been transferred into the input register of the DACs,
there are two ways to update the data registers and DAC outputs.
The output voltage expression for the AD5744R is given by
Individual DAC Updating
In individual DAC updating mode, LDAC is held low while data
is being clocked into the input shift register. The addressed
DAC output is updated on the rising edge of SYNC.
VOUT = 2 × VREFIN + 4 × VREFIN
384
,
16
D
where:
D is the decimal equivalent of the code loaded to the DAC.
VREFIN is the reference voltage applied at the REFAB and
REFCD pins.
Simultaneous Updating of All DACs
In simultaneous updating of all DACs mode, LDAC is held high
while data is being clocked into the input shift register. All DAC
outputs are updated by taking LDAC low any time after SYNC
has been taken high. The update then occurs on the falling edge
of LDAC.
ASYNCHRONOUS CLEAR (CLR)
CLR is a negative edge triggered clear that allows the outputs to
be cleared to either 0 V (twos complement coding) or negative full
scale (offset binary coding). It is necessary to maintain CLR low
for a minimum amount of time for the operation to complete
(see
). When the
CLR signal is returned high, the output
remains at the cleared value until a new value is programmed.
If CLR is at 0 V at power-on, all DAC outputs are updated with
the clear value. A clear can also be initiated through software by
writing the command of 0x04XXXX to the AD5744R.
See Figure 41 for a simplified block diagram of the DAC load
circuitry.
VOUTx
DATA
REGISTER
INTERFACE
LOGIC
OUTPUT
I/V AMPLIFIER
LDAC
SDO
SDIN
14-BIT
DAC
REFAB, REFCD
SYNC
INPUT
REGISTER
SCLK
06
5-
0
62
Figure 41. Simplified Serial Interface of Input Loading Circuitry
for One DAC Channel
Table 7. Ideal Output Voltage to Input Code Relationship—Offset Binary Data Coding
Digital Input
Analog Output
MSB
LSB
VOUT
11
1111
+2 VREF × (8191/8192)
10
0000
0001
+2 VREF × (1/8192)
10
0000
0 V
01
1111
2 VREF × (1/8192)
00
0000
2 VREF × (8191/8192)
Table 8. Ideal Output Voltage to Input Code Relationship—Twos Complement Data Coding
Digital Input
Analog Output
MSB
LSB
VOUT
01
1111
+2 VREF × (8191/8192)
00
0000
0001
+2 VREF × (1/8192)
00
0000
0 V
11
1111
2 VREF × (1/8192)
10
0000
2 VREF × (8191/8192)
相關PDF資料
PDF描述
MS27508E24A4PA CONN RCPT 56POS BOX MNT W/PINS
VE-J50-MZ-F4 CONVERTER MOD DC/DC 5V 25W
MS3450KT20-7S CONN RCPT 8POS WALL MNT W/SCKT
VE-J4T-MZ-F1 CONVERTER MOD DC/DC 6.5V 25W
JL05-2A22-22PC-F0-R CONN RCPT 4POS PIN W/OUT CONTACT
相關代理商/技術(shù)參數(shù)
參數(shù)描述
AD5744RCSUZ-REEL7 功能描述:IC DAC QUAD 14BIT 1LSB 32TQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓模塊:Data Converter Fundamentals DAC Architectures 標準包裝:750 系列:- 設置時間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應商設備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD5748 制造商:AD 制造商全稱:Analog Devices 功能描述:Industrial Current/Voltage Output Driver with Programmable Ranges
AD5748_1 制造商:AD 制造商全稱:Analog Devices 功能描述:Industrial Current/Voltage Output Driver with Programmable Ranges
AD5748ACPZ 功能描述:IC I/V OUTPUT DRIVER 32LFCSP RoHS:是 類別:集成電路 (IC) >> Linear - Amplifiers - Instrumentation 系列:- 標準包裝:73 系列:Over-The-Top® 放大器類型:通用 電路數(shù):4 輸出類型:滿擺幅 轉(zhuǎn)換速率:0.07 V/µs 增益帶寬積:200kHz -3db帶寬:- 電流 - 輸入偏壓:1nA 電壓 - 輸入偏移:285µV 電流 - 電源:50µA 電流 - 輸出 / 通道:25mA 電壓 - 電源,單路/雙路(±):2 V ~ 44 V,±1 V ~ 22 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-WFDFN 裸露焊盤 供應商設備封裝:16-DFN-EP(5x3) 包裝:管件
AD5748ACPZ-RL7 功能描述:IC I/V OUTPUT DRIVER 32LFCSP RoHS:是 類別:集成電路 (IC) >> Linear - Amplifiers - Instrumentation 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 放大器類型:電流檢測 電路數(shù):1 輸出類型:- 轉(zhuǎn)換速率:- 增益帶寬積:125kHz -3db帶寬:- 電流 - 輸入偏壓:- 電壓 - 輸入偏移:100µV 電流 - 電源:1.1µA 電流 - 輸出 / 通道:- 電壓 - 電源,單路/雙路(±):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:4-WFBGA,CSPBGA 供應商設備封裝:4-UCSP(2x2) 包裝:剪切帶 (CT) 其它名稱:MAX9634WERS+TCT